# Computer Architecture & Design Coen 316

Lab Experiment #4 (part 1 and part 2)

Andre Hei Wang Law 4017 5600 Section DN-X

Professor Dr. Fadi Alzouri Performed on November 9, 2023 Due on November 23, 2023 "I certify that this submission is my original work and meets the Faculty's Expectations of Originality."

# 1) Introduction/Objectives

In the last Computer Architecture & Design COEN 316 lab, students worked on developing a functional CPU using previous lab's knowledge as well as other components. For example, some added crucial components are a Control Unit, I-Cache, D-Cache, Sign Extended, etc. With these, the main objective is to design, implemented and test the interactions and functionalities of a CPU.

# 2) Theory



Figure 1: Instruction formats for R, I, and J type of instructions. [1]

Figure 1 is the MIPS processor instructions where J is the Jump Instruction, I is the Immediate Instruction and R is the Register Instruction.

Table 1: Register instructions [2]

| Instruction   | Assembly Language | Meaning                             |  |  |
|---------------|-------------------|-------------------------------------|--|--|
| Addition      | add rd, rs,rt     | rd = rs + rt                        |  |  |
| Subtraction   | sub rd, rs, rt    | rd = rs - rt                        |  |  |
| Set less than | slt rd, rs, rt    | rd = 1 if $(rs < rt)$ else $rd = 0$ |  |  |
| AND (logical) | and rd, rs, rt    | rd = rs AND rt                      |  |  |
| OR (logical)  | or rd, rs, rt     | rd = rs OR rt                       |  |  |
| XOR (logical) | xor rd, rs, rt    | rd = rs XOR rt                      |  |  |
| NOR (logical) | nor rd, rs, rt    | rd = rs NOR rt                      |  |  |

Table 1 is Register Instruction information containing the assembly code as well as its meaning. There is a total of 7 of them.

**Table 2: Immediate instructions [2]** 

| Instruction             | Assembly Language    | Meaning                                                                                                          |
|-------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|
| Load upper immediate    | lui rt, immediate    | rt = immediate_data::0x0000<br>(16 bits immediate concate-<br>nated with 16 0s as the least<br>significant bits) |
| Set less than immediate | slti rt,rs,immediate | rt = 1 if (rs < immediate_data)<br>else rt = 0                                                                   |
| Add immediate           | addi rt,rs,immediate | rt = rs + immediate_data                                                                                         |
| AND immediate           | andi rt,rs,immediate | rt = rs AND immediate_data                                                                                       |
| OR immediate            | ori rt, rs,immediate | rt = rs OR immediate_data                                                                                        |
| XOR immediate           | xori rt,rs,immediate | rt = rs XOR immediate_data                                                                                       |
| Load word               | lw rt, immediate(rs) | rt = mem[rs + immediate]                                                                                         |
| Store word              | sw rt, immediate(rs) | mem[rs + immediate] = rt                                                                                         |
| Branch less than 0      | bltz rs, there       | if (rs <0) goto there                                                                                            |
| Branch equal            | beq rs, rt, there    | if (rs = rt) goto there                                                                                          |
| Branch not equal to 0   | bne rs, rt, there    | if (rs /= rt) goto there                                                                                         |

Table 2 is the Immediate Instruction which contains the assembly language code as well as its meaning. There is a total of 11 of them.

Table 3: Unconditional jump instructions [2]

| Instruction   | Assembly Language | Meaning                      |  |
|---------------|-------------------|------------------------------|--|
| Jump          | j there           | goto there                   |  |
| Jump register | jr rs             | goto address contained in rs |  |

Table 3 is the remaining instruction for the initial 20. These two instructions represent the Jump Instructions and it has an assembly language code and its meaning.

**Table 4: Sign extension formats** 

| func | instruction type     | sign extension                                                                                                | comments                                                                                             |
|------|----------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| 00   | load upper immediate | i <sub>15</sub> i <sub>14</sub> i <sub>13</sub> i <sub>1</sub> i <sub>0</sub> 00000                           | pad with 16 0s at<br>least significant pos-<br>tions                                                 |
| 01   | set less immediate   | i <sub>15</sub> i <sub>15</sub> i <sub>15</sub> i <sub>14</sub> i <sub>13</sub> i <sub>1</sub> i <sub>0</sub> | arithmetic sign<br>extend (pad high<br>order with copy of<br>immediate sign bit<br>i <sub>15</sub> ) |
| 10   | arithmetic           | i <sub>15</sub> i <sub>15</sub> i <sub>15</sub> i <sub>14</sub> i <sub>13</sub> i <sub>1</sub> i <sub>0</sub> | arithmetic sign extend (pad high order with copy of immediate sign bit i <sub>15</sub> )             |
| 11   | logical              | 0000 i <sub>15</sub> i <sub>14</sub> i <sub>13</sub> i <sub>1</sub> i <sub>0</sub>                            | high order 16 bits<br>padded with 0s                                                                 |

The above table 4 represent the four functions for the sign extension component.

Table 1: Single bit control signals.

| Control signal | value = 0                                             | value = 1                                            |  |  |
|----------------|-------------------------------------------------------|------------------------------------------------------|--|--|
| reg_write      | do not write into register file                       | write into register file                             |  |  |
| reg_dst        | rt is the destination register                        | rd is the destination register                       |  |  |
| reg_in_src     | d_out of data_cache is the d_in to the register file  | ALU output is the d_in to the register file          |  |  |
| alu_src        | out_b of register file (rt) is the y input of the ALU | sign extended immediate is<br>the y input of the ALU |  |  |
| add_sub        | ALU operation = addition                              | ALU operation = subtraction                          |  |  |
| data_write     | do not write into data cache                          | write into data cache                                |  |  |

Table 2: Two bit control signals.

| Control signal | value = 00                                                                | value = 01                 | value =10                  | value = 11 |
|----------------|---------------------------------------------------------------------------|----------------------------|----------------------------|------------|
| logic_func     | AND                                                                       | OR                         | XOR                        | NOR        |
| func           | load upper immediate                                                      | set less                   | arithmetic                 | logic      |
| branch_type    | no branch                                                                 | beq                        | bne                        | bltz       |
| pc_sel         | no jump (PC+1,<br>or PC+target<br>address if branch<br>condition is true) | jump (PC = target address) | jump register<br>(PC = rs) | not used   |

Table 1 and 2 belongs to lab 4 part 2 and they represent 10 control signals used by the function of the control unit. It has a summary of their operations.

# 3) Tasks, Results and Discussion

# 3.1) PART 1: CPU Datapath

# CPU Datapath:



# 3.1.1) Data Cache

# 3.1.1.1) Initialize Value

```
VSIM 16> force d_in x"AAAAAAA"

VSIM 17> force reset 0

VSIM 18> force clk 1

VSIM 19> force data_write 1

VSIM 20> force addr "00000"

VSIM 21> run 2

VSIM 22> examine -radix hex d_out
# AAAAAAAA
```

First step is to populate all values with rising edge clk and data\_write 1. Observe d\_out output corresponds to d\_in of AAAAAAA.

# 3.1.1.2) reset 1, clk 0 and data\_write 0

```
VSIM 23> force d_in x"AAAAAAAA"
VSIM 24> force reset 1
VSIM 25> force clk 0
VSIM 26> force data_write 0
VSIM 27> force addr "00000"
VSIM 28> run 2
VSIM 29> examine -radix hex d_out # 0000000
```

Testing the reset functionality. Result of 00000000 validates this functionality.

# 3.1.1.3) data\_write 1, reset 0 and clk 0

```
VSIM 30> force d_in x"AAAAAAAA"
VSIM 31> force reset 0
VSIM 32> force clk 0
VSIM 33> force data_write 1
VSIM 34> force addr "00000"
VSIM 35> run 2
VSIM 36> examine -radix hex d_out # 0000000
```

Testing the data\_write functionality without rising edge clk. Result of 00000000 validates this functionality.

#### 3.1.1.4) data\_write 0, reset 0 and clk 1

```
VSIM 37> force clk 0
VSIM 38> run 2
VSIM 39> force d_in x"AAAAAAAA"
VSIM 40> force reset 0
VSIM 41> force clk 1
VSIM 42> force data_write 0
VSIM 43> force addr "00000"
VSIM 44> run 2
VSIM 45> examine -radix hex d_out # 00000000
```

Testing the clk functionality without data\_write. Result of 00000000 validates this functionality.

# 3.1.1.5) data\_write 1, reset 0 and clk 1

```
VSIM 46> force clk 0
VSIM 47> run 2
VSIM 48> force d_in x"AAAAAAA"
VSIM 49> force reset 0
VSIM 50> force clk 1
VSIM 51> force data_write 1
VSIM 52> force addr "00000"
VSIM 53> run 2
VSIM 54> examine -radix hex d_out
# AAAAAAAA
```

Testing the clk functionality with data\_write. Result of AAAAAAA validates this functionality.

# 3.1.2) Instruction Cache

```
VSIM 5> # 3.1.2.1 addir1, r0, 1
VSIM 6> force addr_in "00000"
VSIM 7> run 2
VSIM 8> examine -radix hex inst_out
# 20010001
VSIM 9> # 3.1.2.2 addi r2, r0, 2
VSIM 10> force addr_in "00001"
VSIM 11> run 2
VSIM 12> examine -radix hex inst_out
# 20020002
VSIM 13> # 3.1.2.3 add r2, r2, r1
VSIM 14> force addr_in "00010"
VSIM 15> run 2
VSIM 16> examine -radix hex inst_out
# 00411020
VSIM 17> # 3.1.2.4 jump 00010
VSIM 18> force addr_in "00011"
VSIM 19> run 2
VSIM 20> examine -radix hex inst_out
# 08000002
VSIM 21> # 3.1.2.5 don't care
VSIM 22> force addr_in "01101"
VSIM 23> run 2
VSIM 24> examine -radix hex inst_out
# 00000000
```

The i\_cache.vhd works as intended since when prompted for a address input of 5 bits such as 00000, the output inst\_out corresponds to the "hard-wired" program in machine code given in lab 4 part 1 manual.

#### 3.1.3) PC

#### 3.1.3.1) Initialize value

```
VSIM 2> force reset 0
VSIM 3> force clk 1
VSIM 4> force d_in x"AAAAAAA"
VSIM 5> run 2
VSIM 6> examine -radix hex q_out # AAAAAAAA
```

For pc.vhd, we first setup and initialize the values with these inputs. The current output is AAAAAAA which corresponds to d\_in.

# 3.1.3.2) reset 1, clk 0

```
VSIM 13> force clk 0
VSIM 14> run 2
VSIM 15> force reset 1
VSIM 16> force d_in x"AAAAAAAA"
VSIM 17> run 2
VSIM 18> examine -radix hex q_out
# 00000000
```

Testing the reset functionality. Given reset 1, the output q\_out will become 00000000.

## 3.1.3.3) reset 0, clk 1

```
VSIM 25> force clk 0
VSIM 26> run 2
VSIM 27> force reset 0
VSIM 28> force clk 1
VSIM 29> force d_in x"AAAAAAA"
VSIM 30> run 2
VSIM 31> examine -radix hex q_out # AAAAAAAA
```

Testing the clk functionality. Given reset 0 and clk is a rising edge 1, the output will match d\_in.

# 3.1.4) Sign Extended

# 3.1.4.1) load upper immediate

```
VSIM 14> force func "00"

VSIM 15> force sign_in x"ABCD"

VSIM 16> run 2

VSIM 17> examine -radix hex sign_out

# ABCD0000
```

Correct behavior, the first 16 bits of sign\_out correspond to sign\_in while the rest are zeros.

# 3.1.4.2) arithmetic sign extend (msb = 1)

```
VSIM 18> force func "01"

VSIM 19> force sign_in x"ABCD"

VSIM 20> run 2

VSIM 21> examine -radix hex sign_out

# FFFFABCD
```

Correct behavior, the first 16 bits of sign\_out correspond to MSB of sign\_in which is 1, so FFFF, while the rest correspond to sign\_in ABCD.

# 3.1.4.3) arithmetic sign extend (msb = 0)

```
VSIM 27> force sign_in x"OBCD"
VSIM 28> run 2
VSIM 29> examine -radix hex sign_out
# 00000BCD
```

Correct behavior, the first 16 bits of sign\_out correspond to MSB of sign\_in which is 0, so 0000, while the rest correspond to sign\_in ABCD.

# **3.1.4.4**) logical

```
VSIM 34> force func "11"
VSIM 35> force sign_in x"ABCD"
VSIM 36> run 2
VSIM 37> examine -radix hex sign_out
# 0000ABCD
```

Correct behavior, the first 16 bits of sign\_out are all 0, while the rest correspond to sign\_in ABCD.

# 3.1.5) Vivado Synthesis and Implementation (i\_cache, d\_cache and sign\_extended)







# 3.2) Part 2: Datapath/Control Unit Integration

# **20 Instructions with Opcode and Function Fields and Control Signals:**

| Inst. | Op     | Func   | Reg_  | Reg_ | Reg_   | Alu_ | Add_   | Data_ | Logic_ | Func | Branch_ | Pc_ |
|-------|--------|--------|-------|------|--------|------|--------|-------|--------|------|---------|-----|
|       |        |        | write | dst  | in_src | src  | sub    | write | func   |      | type    | sel |
| Lui   | 001111 | 001111 | 1     | 0    | 1      | 1    | 0      | 0     | 00     | 00   | 00      | 00  |
|       |        |        |       |      |        |      | (don't |       | (don't |      |         |     |
|       |        |        |       |      |        |      | care)  |       | care)  |      |         |     |
| Add   | 000000 | 100000 | 1     | 1    | 1      | 0    | 0      | 0     | 00     | 10   | 00      | 00  |
| Sub   | 000000 | 100010 | 1     | 1    | 1      | 0    | 1      | 0     | 00     | 10   | 00      | 00  |
| Slt   | 000000 | 101010 | 1     | 1    | 1      | 0    | 1      | 0     | 00     | 01   | 00      | 00  |
| Addi  | 001000 | 001000 | 1     | 0    | 1      | 1    | 0      | 0     | 00     | 10   | 00      | 00  |
| Slti  | 001010 | 001010 | 1     | 0    | 1      | 1    | 1      | 0     | 00     | 01   | 00      | 00  |
| And   | 000000 | 100100 | 1     | 1    | 1      | 0    | 0      | 0     | 00     | 11   | 00      | 00  |
| Or    | 000000 | 100101 | 1     | 1    | 1      | 0    | 0      | 0     | 01     | 11   | 00      | 00  |
| Xor   | 000000 | 100110 | 1     | 1    | 1      | 0    | 0      | 0     | 10     | 11   | 00      | 00  |
| Nor   | 000000 | 100111 | 1     | 1    | 1      | 0    | 0      | 0     | 11     | 11   | 00      | 00  |
| Andi  | 001100 | 001100 | 1     | 0    | 1      | 1    | 0      | 0     | 00     | 11   | 00      | 00  |
| Ori   | 001101 | 001101 | 1     | 0    | 1      | 1    | 0      | 0     | 01     | 11   | 00      | 00  |
| Xori  | 001110 | 001110 | 1     | 0    | 1      | 1    | 0      | 0     | 10     | 11   | 00      | 00  |
| Lw    | 100011 | 100011 | 1     | 0    | 0      | 1    | 0      | 0     | 10     | 10   | 00      | 00  |
|       |        |        |       |      |        |      |        |       | (don't |      |         |     |
|       |        |        |       |      |        |      |        |       | care)  |      |         |     |
| Sw    | 101011 | 101011 | 0     | 0    | 0      | 1    | 0      | 1     | 00     | 10   | 00      | 00  |
| J     | 000010 | 000010 | 0     | 0    | 0      | 0    | 0      | 0     | 00     | 00   | 00      | 01  |
| Jr    | 000000 | 001000 | 0     | 0    | 0      | 0    | 0      | 0     | 00     | 00   | 00      | 10  |
| Bltz  | 000001 | 000110 | 0     | 0    | 0      | 0    | 0      | 0     | 0      | 0    | 11      | 00  |
| Beq   | 000100 | 000100 | 0     | 0    | 0      | 0    | 0      | 0     | 00     | 00   | 01      | 00  |
| bne   | 000101 | 000101 | 0     | 0    | 0      | 0    | 0      | 0     | 00     | 00   | 10      | 00  |

Op: To distinguish among the different instructions.

Func: To distinguish among the different instructions.

Reg\_write: Determines which register is to be written into.

Reg\_dst: Determines rt field or rd field register to be written into.

Reg\_in\_src: Mux for ALU and d\_cache.

Alu\_src: Only signed values care, rest are 0.

Add\_sub: (lab 1) Only adder\_subtract care, rest are 0.

Data\_write: Active write signal.

Logic\_func: (lab 1) Only logic unit care, rest are 00.

Func: (lab 1) Only lui, slt, adder\_substract and logic unit care, rest are 00.

Branch\_type: (lab 3) Only beq, bne and bltz care, rest are 00.

Pc\_sel: (lab 3) Only jump and jump register care, rest are 00.

## 3.2.1) Control Unit

```
VSIM 73> # 3.2.1.1) -- add
VSIM 74> force op "000000"
VSIM 75> force func_in "100000"
VSIM 76> run | 2|
VSIM 77> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 1 1 0 0 0 00 10 00 00
VSIM 78> # 3.2.1.2) -- sub
VSIM 79> force op "000000"
VSIM 80> force func_in "100010"
VSIM 81> run 2
VSIM 82> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 1 1 0 1 0 00 10 00 00
VSIM 83> # 3.2.1.3) -- slt
VSIM 84> force op "000000"
VSIM 85> force func_in "101010"
VSIM 86> run 2
VSIM 87> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 1 1 0 1 0 00 01 00 00
VSIM 88> # 3.2.1.4) -- and
VSIM 89> force op "000000"
VSIM 90> force func_in "100100"
VSIM 91> run | 2|
VSIM 92> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 1 1 0 0 0 00 11 00 00
VSIM 93> # 3.2.1.5) -- or
VSIM 94> force op "000000"
VSIM 95> force func_in "100101"
VSIM 96> run | 2|
VSIM 97> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 1 1 0 0 0 01 11 00 00
VSIM 98> # 3,2,1,6) -- xor
VSIM 99> force op "000000"
VSIM 100> force func_in "100110"
VSIM 101> run | 2
VSIM 102> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 1 1 0 0 0 10 11 00 00
VSIM 103> # 3,2,1,7) -- nor
VSIM 104> force op "000000"
VSIM 105> force func_in "100111"
VSIM 106> run | 2
VSIM 107> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 1 1 0 0 0 11 11 00 00
VSIM 108> # 3.2.1.8) -- jr
VSIM 109> force op "000000"
VSIM 110> force func_in "001000"
VSIM 111> run | 2|
VSIM 112> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 0 0 0 0 0 0 00 00 00 10
```

```
VSIM 113> # 3,2,1,9) -- lui
VSIM 114> force op "001111"
VSIM 115> run | 2
VSIM 116> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 0 1 1 0 0 00 00 00 00
VSIM 117> # 3.2.1.10) -- addi
VSIM 118> force op "001000"
VSIM 119> run | 2
VSIM 120> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 0 1 1 0 0 00 10 00 00
VSIM 121> # 3.2.1.11) -- slti
VSIM 122> force op "001010"
VSIM 123> run | 2
VSIM 124> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 0 1 1 1 0 00 01 00 00
VSIM 125> # 3.2.1.12) -- andi
VSIM 126> force op "001100"
VSIM 127> run | 2
VSIM 128> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 0 1 1 0 0 00 11 00 00
VSIM 129> # 3.2.1.13) -- ori
VSIM 130> force op "001101"
VSIM 131> run 2
VSIM 132> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 0 1 1 0 0 01 11 00 00
VSIM 133> # 3.2.1.14) -- xori
VSIM 134> force op "001110"
VSIM 135> run 2
VSIM 136> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 0 1 1 0 0 10 11 00 00
VSIM 137> # 3,2,1,15) -- 1w
VSIM 138> force op "100011"
VSIM 139> run 2
VSIM 140> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 1 0 0 1 0 0 10 10 00 00
VSIM 141> # 3.2.1.16) -- sw
VSIM 142> force op "101011"
VSIM 143> run | 2
VSIM 144> examine reg write reg dst reg in src alu src add sub data write logic func func branch type pc sel
# 0 0 0 1 0 1 00 10 00 00
VSIM 145> # 3,2,1,17) -- j
VSIM 146> force op "000010"
VSIM 147> run | 2
VSIM 148> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 0 0 0 0 0 0 00 00 00 01
VSIM 149> # 3.2.1.18) -- bltz
VSIM 150> force op "000001"
VSIM 151> run 2
VSIM 152> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 0 0 0 0 0 0 00 00 11 00
VSIM 153> # 3,2,1,19) -- beq
VSIM 154> force op "000100"
VSIM 155> run 2
VSIM 156> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 0 0 0 0 0 0 00 00 01 00
VSIM 157> # 3,2,1,20) -- bne
VSIM 158> force op "000101"
VSIM 159> run 2
VSIM 160> examine reg_write reg_dst reg_in_src alu_src add_sub data_write logic_func func branch_type pc_sel
# 0 0 0 0 0 0 00 00 10 00
VSIM 161>
```

We tested the functionality of control\_unit,vhd by forcing op and func\_in values. By examining the output, we can observe that all 20 instructions match with the table.

# 3.2.2) CPU Datapath



## 3.2.2.1) Arithmetic (w/ imm operands)

```
VSIM 239> add wave reset
VSIM 240> add wave clk
VSIM 241> add wave -radix unsigned pc_out
VSIM 242> add wave -radix unsigned rs_out
VSIM 243> add wave -radix unsigned rt_out
VSIM 244> force reset 1
VSIM 245> force clk 0
VSIM 246> run | 2
# ** Warning: There is an 'U'l'X'l'W'l'Z'l'-' in an arithmetic operand, the result will be 'X'(es).
# Time: 0 ns Iteration: 0 Instance: /cpu/pm_next_address
# ** Warning: There is an 'U'|'X'|'W'|'Z'|'-' in an arithmetic operand, the result will be 'X'(es).
# ** Warring: There is an 'U'''X'''W''''''' in an arithmetic operand, the result will be 'X'(es).
  Time: O ns Iteration: O Instance: /cpu/pm_next_address
** Warning: There is an 'U'!'X'!'W'!'Z'!'-' in an arithmeti
                                                                                  in an arithmetic operand, the result will be 'X'(es).
# Time: Ons Iteration: O Instance: /cpu/pm_next_address
# ** Warning: There is an 'U'|'X'|'W'|'Z'|'-' in an arithmetic operand, the result will be 'X'(es).
# ** Marning: There is an 'U'|'X'|'M'|'Z'|'-' in an arithmetic operand, the result will be 'X'(es).
# Time: 0 ns Iteration: 0 Instance: /cpu/pm_next_address
# ** Marning: There is an 'U'|'X'|'M'|'Z'|'-' in an arithmetic operand, the result will be 'X'(es).
# Time: 0 ns Iteration: 0 Instance: /cpu/pm_d_cache
# ** Marning: CONV_INTEGER: There is an 'U'|'X'|'M'|'Z'|'-' in an arithmetic operand, and it has been converted to 0.
# Time: 0 ns Iteration: 0 Instance: /cpu/pm_d_cache
# ** Marning: There is an 'U'|'X'|'M'|'Z'|'-' in an arithmetic operand, the result will be 'X'(es).
# Time: 0 ns Iteration: 0 Instance: /cpu/pm_alu
# ** Marning: There is an 'U'|'X'|'M'|'Z'|'-' in an arithmetic operand, the result will be 'X'(es).
# Time: 0 ns Iteration: 0 Instance: /cpu/pm_alu
# Time: 0 ns Iteration: 0 Instance: /cpu/pm_alu

# ** Warning: There is an 'U'|'X'|'W'|'Z'|'-' in an arithmetic operand, the result will be 'X'(es).

# Time: 0 ns Iteration: 0 Instance: /cpu/pm_alu
# ** Warning: NUMERIC_STD.TO_INTEGER: metavalue detected, returning O
  Time: O ns Iteration: O Instance: /cpu/pm_reg_file
** Warning: NUMERIC_STD.TO_INTEGER: metavalue detected, returning O
# ** Warning: NoneRIC_SID_NO_INTEGER; metavative detected, returning 0

# Time: 0 ns Iteration: 0 Instance: /cpu/pm_reg_file

# ** Warning: There is an 'U'!'X'!'W'!'Z'!'-' in an arithmetic operand, the result will be 'X'(es).

# Time: 0 ns Iteration: 1 Instance: /cpu/pm_alu

# ** Warning: There is an 'U'!'X'!'W'!'Z'!'-' in an arithmetic operand, the result will be 'X'(es).
  Time: 0 ns Iteration: 2 Instance: /cpu/pm_d_cache
** Warning: CONV_INTEGER: There is an 'U'|'X'|'W'|'Z'|'-' in an arithmetic operand, and it has been converted to 0.
# ** Marring; CONV_INICACR; There is an O 1 X 1 W 12 1 - In an arithmetic operand, and it has been the Time: O ns Iteration: 2 Instance: /cpu/pm_d_cache # ** Warning: There is an 'U'!'X'!'W'!'Z'!'-' in an arithmetic operand, the result will be 'X'(es). # Time: O ns Iteration: 2 Instance: /cpu/pm_alu # ** Warning: There is an 'U'!'X'!'W'!'Z'!'-' in an arithmetic operand, the result will be 'X'(es).
# Time: 0 ns Iteration: 2 Instance: /cpu/pm_alu

# ** Warning: There is an 'U'''X'I'W'I'Z'I'-' in an arithmetic operand, the result will be 'X'(es).
  Time: 0 ns Iteration: 2 Instance: /cpu/pm_next_address

** Warning: There is an 'U'!'X'!'W'!'Z'!'-' in an arithmetic operand, the result will be 'X'(es).
# Time: 0 ns Iteration: 2 Instance: /cpu/pm_next_address
# ** Warning: There is an 'U'|'X'|'W'|'Z'|'-' in an arithmetic operand, the result will be 'X'(es).
        Time: 0 ns Iteration: 3 Instance: /cpu/pm_alu
VSIM 247> examine rs_out rt_out pc_out overflow zero s_inst
```

# 3.2.2.2) Arithmetic (w/o imm operands)

```
VSIM 248> force reset 0
VSIM 249> run 2
VSIM 250> force clk 1
VSIM 251> run 2
VSIM 252> examine rs_out rt_out pc_out overflow zero s_inst
# 0000 0000 0001 0 1 0000000001000100000100000100000
```

# 3.2.2.3) Logic (w/ imm operands)

# 3.2.2.4) Logic (w/o imm operands)

## 3.2.2.5) Conditional branch

## 3.2.2.6) Memory access inst

## 3.2.2.7) Don't care

Given that rest is 0 and there is a rising edge clk, the cpu will run through each i\_cache machine code line. This can be seen from examine s\_inst which match the i\_cache machine code. For 3.2.2.7, the s\_inst is all zeros as there are no more command in the i\_cache. In this case the cpu will keep going outputting zeros.

## 4) Conclusions

In conclusion, lab 4 allowed for students to experiment on the intricacies of a CPU design through the usage of a CPU Datapath and subsequent components. By working progressively throughout lab 1 until now, students were able to deepen their understanding of CPU architecture. In the end, simulating and verifying the behavior of various instructions provided a comprehensive knowledge on computer architecture which is the main focus of the course COEN 316.

# 5) Appendix

## 5.1) VHDL Code

## 5.1.1) control\_unit.vhd

```
library IEEE;
use IEEE.std logic 1164.all;
entity control unit is
port(
                           in std logic vector(5 downto 0);
     op:
     func in:
                      in std logic vector(5 downto 0);
     reg write:
                     out std logic;
     reg dst:
                      out std logic;
     reg in src:
                           out std logic;
     alu src:
                     out std logic;
     add sub:
                      out std logic;
                           out std logic;
     data write:
                           out std logic vector(1 downto 0);
     logic func:
     func:
                      out std logic vector(1 downto 0);
     branch type:
                      out std logic vector(1 downto 0);
                           out std logic vector(1 downto 0));
     pc sel:
end control unit;
```

```
architecture control unit arch of control unit is
signal control signals: std logic vector(13 downto 0);
begin
     process(op, func in, control signals)
     begin
           case(op) is
           when "000000" =>
                 case(func in) is
                 when "100000" => control signals <= "11100000100000";</pre>
-- add
                 when "100010" => control signals <= "11101000100000";</pre>
-- sub
                 when "101010" => control signals <= "11101000010000";</pre>
-- slt
                 when "100100" => control signals <= "11100000110000";</pre>
-- and
                 when "100101" => control signals <= "11100001110000";</pre>
-- or
                 when "100110" => control signals <= "11100010110000";</pre>
-- xor
                 when "100111" => control signals <= "11100011110000";</pre>
-- nor
                 when "001000" => control signals <= "00000000000010";</pre>
-- jr
                 when others => control signals <= "00000000000000";</pre>
                 end case;
           when "001111" => control signals <= "10110000000000"; --</pre>
           when "001000" => control signals <= "10110000100000"; --</pre>
addi
           when "001010" => control signals <= "10111000010000"; --</pre>
slti
           when "001100" => control signals <= "10110000110000"; --</pre>
andi
           when "001101" => control signals <= "10110001110000"; --</pre>
ori
           when "001110" => control signals <= "10110010110000"; --</pre>
xori
           when "100011" => control signals <= "10010010100000"; -- lw</pre>
           when "101011" => control signals <= "000101001000000"; -- sw
           when "000010" => control signals <= "0000000000001"; -- j</pre>
           when "000001" => control signals <= "0000000001100"; --
bltz
           when "000100" => control signals <= "00000000000100"; --
beg
           when "000101" => control signals <= "00000000001000"; --</pre>
```

# 5.1.2) cpu\_entity.vhd

```
-- coen 316 lab 4
-- Andre Hei Wang Law
-- 4017 5600
library IEEE;
use IEEE.std logic 1164.all;
use IEEE.std logic signed.all;
entity cpu is
port(reset:
                           in std logic;
     clk:
                     in std logic;
     rs out, rt out: out std logic vector(3 downto 0) := (others =>
'0'); -- output ports from reg. file
                     out std logic vector(3 downto 0) := (others =>
     pc out:
'0');
     overflow, zero: out std logic);
end cpu;
architecture datapath cpu of cpu is
-- initialize components
     -- next address
     component next address
     port(
                                 in std_logic_vector(31 downto 0);
          rt, rs:
                                 in std logic vector(31 downto 0);
           target_address: in std_logic_vector(25 downto 0);
           branch type: in std logic vector(1 downto 0);
           pc sel:
                                 in std logic vector(1 downto 0);
```

```
next pc: out std logic vector(31 downto 0));
    end component;
    -- pc
    component pc
    port(
        '0');
         q out: out std logic vector(31 downto 0):= (others
=> '0');
    end component;
    -- i cache
    component i cache
    port(
         addr in: in std logic vector(4 downto 0);
         inst out: out std logic vector(31 downto 0));
    end component;
    -- register file
    component reg file
    port(
        to specific register
         reset: in std logic; -- asynchronous active-high
reset input
         clk: in std logic; -- clock input
         write: in std logic; -- write control signal
         read a: in std logic vector(4 downto 0); -- address for
read port A
        read b: in std logic vector(4 downto 0); -- address for
read port B
        write address: in std logic vector(4 downto 0); -- address
for write port
        out a: out std logic vector(31 downto 0); -- data
output for read port A
    out b: out std logic vector(31 downto 0)); -- data
output for read port B
    end component;
    -- alu
    component alu
    port (
        x, y: in std logic vector(31 downto 0); -- two
input operands
         add sub: in std logic;
                                        -- 0=add, 1=sub
```

```
logic func: in std logic vector(1 downto 0); -- 00=AND,
01=OR, 10=XOR, 11=NOR
          func:
                 in std logic vector(1 downto 0); -- 00=lui,
01=setless, 10=arith, 11=logic
                          out std logic vector(31 downto 0);
          output:
          overflow: out std logic;
                    out std logic);
          zero:
     end component;
     -- d cache
     component d cache
     port(
          d in: in std logic vector(31 downto 0);
                          in std logic;
          reset:
          clk: in std logic;
          data write: in std logic;
          addr: in std logic vector(4 downto 0);
                         out std logic vector(31 downto 0));
          d out:
     end component;
     -- sign extend
     component sign ext
     port(
                     in std logic vector(1 downto 0);
          func:
          sign_in: in std_logic_vector(15 downto 0);
          sign out: out std logic vector(31 downto 0));
     end component;
     -- control unit
     component control unit
     port(
          op:
                               in std logic vector(5 downto 0);
                          in std logic vector(5 downto 0);
          func in:
          reg write:
                          out std logic;
          reg dst:
                         out std logic;
                               out std logic;
          reg in src:
          alu src:
                          out std logic;
          add sub:
                          out std logic;
          data write:
                               out std logic;
                               out std logic vector(1 downto 0);
          logic func:
          func:
                          out std logic vector(1 downto 0);
          branch type: out std logic vector(1 downto 0);
                               out std logic vector(1 downto 0));
          pc sel:
     end component;
-- signals
     -- control unit
                               std logic vector(5 downto 0);
     --signal s op:
```

```
--signal s func in: std logic vector(5 downto 0);
    signal s_reg_write: std_logic;
    signal s reg in src: std logic;
    signal s_alu_src: std_logic;
signal s add sub: std logic;
    signal s data write: std logic;
    signal s logic func: std logic vector(1 downto 0);
    signal s func:
                             std logic vector(1 downto 0);
    signal s branch type: std logic vector(1 downto 0);
    signal s pc sel: std logic vector(1 downto 0);
                            std logic vector(31 downto 0);
    signal s inst:
    -- next address
    signal s next pc: std logic vector(31 downto 0);
    -- рс
    -- i cache
    -- register file
    signal s reg in src out: std logic vector(31 downto 0);
    signal s reg dst out: std logic vector(4 downto 0);
    -- alu
    signal s alu src out: std logic vector(31 downto 0);
                           std logic vector(31 downto 0);
    signal s alu:
    -- d cache
    -- sign extend
    signal s sign out: std logic vector(31 downto 0);
    -- FOR pm_pc : "component name" USE ENTITY work."entity name"
("architecutre name");
    FOR pm pc : pc USE ENTITY work.pc (pc arch);
    FOR pm i cache : i cache USE ENTITY work.i cache(i cache arch);
    FOR pm reg file : reg file USE ENTITY work.regfile (reg arch);
    FOR pm alu : alu USE ENTITY work.alu(arith logic unit);
    FOR pm d cache : d cache USE ENTITY work.d cache(d cache arch);
    FOR pm sign ext : sign ext USE ENTITY
work.sign extended(sign extended arch);
    FOR pm next address : next address USE ENTITY
```

```
work.next address(unit);
     FOR pm control unit : control unit USE ENTITY
work.control unit(control unit arch);
begin
     -- port map
     pm_pc: pc port map( -- pc
           reset => reset,
           clk => clk,
           d in => s next pc,
           q out => s pc
     );
     pm i cache: i cache port map ( -- i cache
           addr in => s pc(4 downto 0),
           inst out => s inst
     );
     pm reg file: reg file port map ( -- reg file
           din => s reg in src out,
           reset => reset,
           clk => clk,
           write => s reg write,
           read a => s inst(25 downto 21),
           read_b => s_inst(20 downto 16),
           write address => s reg dst out,
           out a => s out a,
           out b => s out b
     );
     pm alu: alu port map ( -- alu
           x \Rightarrow s \text{ out } a,
           y => s alu src out,
           add sub => s add sub,
           logic func => s logic func,
           func => s func,
           output => s alu,
           overflow => overflow,
           zero => zero
     );
     pm d cache: d cache port map ( -- d cache
           d in => s out b,
           reset => reset,
           clk => clk,
           data write => s data write,
           addr => s alu(4 downto 0),
           d out => s d out
```

```
);
     pm sign ext: sign ext port map ( -- sign ext
           func => s func,
           sign in \Rightarrow s inst(15 downto 0),
           sign out => s sign out
     );
     pm next address: next address port map ( -- next address
           rt => s out b,
           rs => s out a,
           pc => s pc,
           target address => s inst(25 downto 0),
           branch type => s branch type,
           pc sel => s pc sel,
           next pc => s next pc
     );
     pm control unit: control unit port map ( -- control unit
           op \Rightarrow s inst(31 downto 26),
           func in => s inst(5 downto 0),
           reg write => s reg write,
           reg dst => s reg dst,
           reg in src => s reg in src,
           alu src => s alu src,
           add sub => s add sub,
           data_write => s_data_write,
           logic func => s logic func,
           func => s func,
           branch type => s branch type,
           pc sel => s pc sel
     );
     s reg dst out <= s inst(20 downto 16) when (s reg dst = '0')
else
                                  s inst(15 downto 11) when (s reg dst =
'1');
     s alu src out <= s out b when (s alu src = '0') else
                                  s sign out when (s alu src = '1');
     s reg in src out <= s d out when (s reg in src = '0') else
                                  s alu when (s reg in src = '1');
     rs out \leq s out a(3) & s out a(2) & s out a(1) & s out a(0);
     rt out \leq s out b(3) & s out b(2) & s out b(1) & s out b(0);
     pc out \leq s pc(3) \& s pc(2) \& s pc(1) \& s pc(0);
end datapath cpu;
```

# 5.1.3) d\_cache.vhd

```
library IEEE;
use IEEE.std logic 1164.all;
use IEEE.std logic unsigned.all;
entity d cache is
port(
     d in:
            in std logic vector(31 downto 0);
                   in std logic;
     reset:
     clk: in std_logic;
     data write: in std logic;
     addr: in std logic vector(4 downto 0);
     d out:
                    out std logic vector(31 downto 0));
end d cache;
architecture d cache arch of d cache is
    type reg array is array (0 to 31) of std logic vector (31 downto
0); -- 32 reg, each 32 bits
     signal registers : reg array;
begin
    process(reset, clk)
     begin
          if (reset = '1') then -- reset (asynchronous)
               registers <= (others => (others => '0')); -- clear
all req. zeros
          elsif (rising edge(clk) and data write ='1') then-- click
(synchronous), rising edge
              registers(conv integer(addr)) <= d in; -- write
          end if;
     end process;
    process(addr, registers)
    begin
          from addr
    end process;
end d cache arch;
```

## 5.1.4) i\_cache.vhd

```
library IEEE;
use IEEE.std_logic_1164.all;
```

```
entity i cache is
port (
     addr in: in std logic vector(4 downto 0);
     inst out: out std logic vector(31 downto 0));
end i cache;
architecture i cache arch \mathbf{of} i cache is
begin
     process(addr in)
     begin
          case (addr in) is
                --when "00000" => inst out <=
"00100000000001100000000000000"; -- addi r3, r0, 0
                --when "00001" => inst out <=
"00100000000000100000000000000"; -- addi r1, r0, 0
                --when "00010" => inst out <=
"0010000000000100000000000000101"; -- addi r2,r0,5
                --when "00011" => inst out <=
"0000000001000100000100000100000"; -- add r1, r1, r2
                --when "00100" => inst out <=
"001000000100001011111111111111111"; -- addi r2, r2, -1
                --when "00101" => inst out <=
"0001000001000011000000000000001"; -- beq r2,r3 (+1) THERE
                --when "00110" => inst out <=
"0000100000000000000000000000011"; -- jump 3 (LOOP)
                --when "00111" => inst out <=
"101011000000000100000000000000"; -- sw r1, 0(r0)
                --when "01000" => inst out <=
"10001100000010000000000000000"; -- lw r4, 0(r0)
                --when "01001" => inst out <=
"00110000100001000000000000001010"; -- andi r4,r4, 0x000A
                --when "01010" => inst out <=
"0011010010000100000000000000001"; -- ori r4,r4, 0x0001
                --when "01011" => inst out <=
"00111000100001000000000000001011"; -- xori r4,r4, 0xB
                --when "01100" => inst out <=
"001110001000010000000000000000"; -- xori r4,r4, 0x0000
                -- values based on "machine code.txt" found from TED's
directory
                when "00000" => inst out <=
"00100000000011000000000000000"; -- arithmetic (w/ imm operands),
addi r3, r0, 0
                when "00001" => inst out <=</pre>
"0000000001000100000100000100000"; -- arithmetic (w/o imm operands),
add r1, r1, r2
                when "00010" => inst out <=
"00110000100001000000000000000001010"; -- logic (w/ imm operands), andi
```

```
r4, r4, 0x000A
                 when "00011" => inst out <=</pre>
"00110100100001000000000000000001"; -- logic (w/o imm operands), ori
r4, r4, 0x0001
                 when "00100" => inst out <=</pre>
"00010000010000110000000000000001"; -- conditional branch, beg r2,r3
(+1) THERE
                 when "00101" => inst out <=</pre>
"0000100000000000000000000000000"; -- unconditional jump, jump 3
(LOOP)
                 when "00110" => inst out <=</pre>
"10101100000000010000000000000000"; -- memory access inst, sw r1,
0(r0)
                 when others => inst out <=</pre>
"000000000000000000000000000000"; -- dont care
           end case;
     end process;
end i cache arch;
```

#### 5.1.5) lab1\_alu.vhd

```
-- coen 316 lab1
-- Andre Hei Wang Law
-- 4017 5600
library IEEE;
use IEEE.std logic 1164.all;
use ieee.std logic signed.all;
entity alu is
     port (
     x, y: in std logic vector(31 downto 0); -- two input
     add sub: in std logic;
                                              -- 0=add, 1=sub
     logic func: in std logic vector(1 downto 0); -- 00=AND,
01=OR, 10=XOR, 11=NOR
    func: in std logic vector(1 downto 0); -- 00=lui,
01=setless, 10=arith, 11=logic
     output: out std logic vector(31 downto 0);
     overflow: out std logic;
     zero: out std logic);
end alu;
architecture arith logic unit of alu is
-- signal
signal adder subtract output, logic unit output: std logic vector(31
downto 0);
```

```
begin
    -- adder subtract (add sub)
    process(x, y, add sub)
    begin
         -- check for addition or substraction
         if (add sub = '0') then
             adder subtract output <= x + y; -- addition
         else
              adder subtract output <= x - y; -- substraction
         end if;
    end process;
    -- LINE 40
    -- logic unit (logic func)
    process(x, y, logic func)
    begin
         case logic func is
         when "00" =>
              logic unit output <= x AND y; -- AND
         when "01" =>
              logic unit output <= x OR y; -- OR
         when "10" =>
              logic unit output <= x XOR y; -- XOR
         when others =>
              end process;
    -- mux (func)
    process(y, adder subtract output, logic unit output, func)
    begin
         -- determines output
         case func is
         when "00" =>
             output <= y; -- y
         when "01" =>
              -- output = 1 if x < y
              -- output = 0 otherwise
              -- "000...MSB" of adder subtract
              adder subtract output(31);
         when "10" =>
              output <= adder subtract output;   -- output of</pre>
adder subtract
         when others =>
              unit
         end case;
```

```
end process;
      -- zero
     process(adder subtract output)
     begin
            -- zero = 1 when output of the adder subtract unit is all
0s
            -- zero = 0 otherwise
            if adder subtract output =
"0000000000000000000000000000000000" then
                  zero <= '1';
           else
                 zero <= '0';
            end if;
      end process;
      -- overflow
     process(adder subtract output, add sub, x, y)
     begin
            -- overflow = 1 when:
                 -- 1. Adding two positive num (x + y) and a negative
result is obtained
                 -- 2. Adding two negative numbers (-x + -y) and a
possitive result is obtained
                  -- 3. Substracting two operands of opposite sign (-x -
Y)
                  -- 4. Substracting two operands of opposite sign (x -
-y
           -- 1. and 2. Addition
           if add sub = '0' then
                  if (x(31) = '0' \text{ and } y(31) = '0' \text{ and}
adder subtract output(31) = '1') or
                     (x(31) = '1' \text{ and } y(31) = '1' \text{ and}
adder subtract output(31) = '0') then
                       overflow <= '1'; -- Overflow detected</pre>
                  else
                        overflow <= '0'; -- No overflow</pre>
                  --overflow \leq (not(x(31)) AND not(y(31)) AND
adder subtract output(31)) OR (x(31) \text{ AND } y(31) \text{ AND}
not(adder subtract output(31)));
            -- 3. and 4. Substraction
            elsif add sub = '1' then
                  if (x(31) = '0' \text{ and } y(31) = '1' \text{ and}
adder subtract output(31) = '1') or
                     (x(31) = '1' \text{ and } y(31) = '0' \text{ and}
```

## 5.1.6) lab2\_register\_file.vhd

```
-- coen 316 lab 2
-- Andre Hei Wang Law
-- 4017 5600
library IEEE;
use IEEE.std logic 1164.all;
use IEEE.std logic unsigned.all;
use IEEE.numeric std.all;
entity regfile is
    port (
    specific register
    reset: in std logic; -- asynchronous active-high reset
input
    clk: in std logic; -- clock input
    write: in std logic; -- write control signal
    read a: in std logic vector(4 downto 0); -- address for read
    read b: in std logic vector(4 downto 0); -- address for read
    write address: in std logic vector(4 downto 0); -- address for
write port
            out a:
for read port A
    out b: out std logic vector(31 downto 0)); -- data output
for read port B
end regfile;
architecture reg arch of regfile is
    type reg array is array (0 to 31) of std logic vector(31 downto
0); -- 32 reg, each 32 bits
   signal registers : reg array; -- register file, all zeros
```

```
begin
     process(reset, clk, write)
     begin
          if (reset = '1') then -- reset (asynchronous)
               registers <= (others => (others => '0')); -- clear
all req. zeros
          elsif (clk'event and clk='1') then -- click
(synchronous), rising edge
               signal
                    registers(to integer(unsigned(write address))) <=</pre>
din; -- write
               end if;
          end if;
     end process;
     -- reading (asynchronous)
     process(read a, read b, registers)
     begin
          out a <= registers(to integer(unsigned(read a))); -- read
data from read a
         out b <= registers(to integer(unsigned(read b))); -- read</pre>
data from read b
     end process;
end architecture req arch;
```

#### 5.1.7) lab3\_next\_addr.vhd

```
-- coen 316 lab 3
-- Andre Hei Wang Law
-- 4017 5600
library IEEE;
use IEEE.std logic 1164.all;
use IEEE.std logic signed.all;
entity next address is
port(
     -- inputs
                           in std logic vector(31 downto 0);
     rt, rs:
     pc:
                           in std logic vector(31 downto 0);
     target address: in std logic vector(25 downto 0);
     branch type: in std logic vector(1 downto 0);
                           in std logic vector(1 downto 0);
     pc sel:
          -- output
                  out std logic vector(31 downto 0));
     next pc:
end next address;
```

```
architecture unit of next address is
-- signal
signal tar addr signed 32: std logic vector(31 downto 0);
signal branch offset signed 32: std logic vector(31 downto 0);
signal branch offset: std logic vector(31 downto 0);
begin
     -- calculate "pseudo-direct" addressing to fill entire 32 bit
     -- target address for "jump" instructions
     tar addr signed 32(31 downto 26) <= (others =>
target address(25)); -- fill with ones or zeros
     tar addr signed 32(25 downto 0) <= target address; -- fill the
rest
     -- branch offset for no unconditional jump instructions
     branch offset signed 32(31 downto 16) <= (others =>
target address(15)); -- fill with ones or zeros
     branch offset signed 32(15 downto 0) <= target address(15 downto
0); -- fill the rest
     -- PC sel functionality
     process(pc sel, rs, branch offset, pc, tar addr signed 32)
     begin
           if (pc sel = "00") then -- no unconditional jump
                next pc <= branch offset + pc + 1;</pre>
           elsif (pc sel = "01") then -- jump
                next pc <= tar addr signed 32;</pre>
           elsif (pc sel = "10") then -- jump register
                next pc <= rs;</pre>
           elsif (pc sel = "11") then -- not used
                -- do nothing
           end if;
     end process;
     -- branch type functionality
     process(branch type, rs, rt, branch offset,
branch offset signed 32)
     begin
           if (branch type = "00") then -- no branch
                branch offset <= (others => '0');
           elsif (branch type = "01") then -- beq (equal to 0)
                if (rs = rt) then
                      branch offset <= branch offset signed 32;</pre>
                else
                      branch offset <= (others => '0');
                end if;
           elsif (branch type = "10") then -- bne (not equal to 0)
```

## 5.1.8) pc.vhd

```
library IEEE;
use IEEE.std logic 1164.all;
use IEEE.std logic signed.all;
entity pc is
port(
                     in std logic;
     reset:
     clk: in std logic;
     d_in: in std_logic_vector(31 downto 0);
     q out:
                     out std logic vector(31 downto 0));
end pc;
architecture pc arch of pc is
begin
     process(reset, clk)
     begin
          if (reset = '1') then -- reset (asynchronous)
                q out <= (others => '0'); -- clear all
          elsif (clk'event and clk='1') then -- click
(synchronous), rising edge
                q out <= d in;
          end if;
     end process;
end pc arch;
```

# 5.1.9) sign\_extended.vhd

```
library IEEE;
use IEEE.std_logic_1164.all;
```

```
use IEEE.std logic signed.all;
entity sign extended is
port(
     func: in std logic vector(1 downto 0);
     sign in: in std logic vector(15 downto 0);
     sign out: out std logic vector(31 downto 0));
end sign extended;
architecture sign extended arch of sign extended is
begin
     -- mux (func)
     process(sign in, func)
     begin
           case(func) is
           when "00" =>
                sign out(31 downto 16) <= sign in; -- load upper</pre>
immediate
                sign out (15 downto 0) <= (others => '0');
           when "01" =>
                sign out (31 downto 16) <= (others => sign in(15)); --
sign extend
                sign out (15 downto 0) <= sign in; -- fill rest
           when "10" =>
                sign out(31 downto 16) \le (others => sign in(15)); --
sign extend
                sign out(15 downto 0) <= sign in; -- fill rest
           when others =>
                sign out(31 downto 16) <= (others => '0'); -- logical
                sign out(15 downto 0) <= sign in;</pre>
           end case;
     end process;
end sign extended arch;
```

# 5.2) Constrain .xdc File

```
# Ted Obuchowicz
# XDC file for complete CPU

set_property CLOCK_DEDICATED_ROUTE FALSE [ get_nets clk ] ;
# set the reset to the left most switch

set_property -dict { PACKAGE_PIN V10 IOSTANDARD LVCMOS33 }
[ get ports { reset } ] ;
```

```
# use the centre pushbutton as the clock
set property -dict { PACKAGE PIN N17 IOSTANDARD LVCMOS33 }
[ get ports { clk } ] ;
# set pc out to left hand LEDS
[ get ports { pc out[3] } ];
set property -dict { PACKAGE PIN V12 IOSTANDARD LVCMOS33 }
[ get ports { pc out[2] } ];
set property -dict { PACKAGE PIN V14 IOSTANDARD LVCMOS33 }
[ get ports { pc out[1] } ];
set property -dict { PACKAGE PIN V15 IOSTANDARD LVCMOS33 }
[ get ports { pc out[0] } ];
# set overflow and zero immediately after pc out
set property -dict { PACKAGE PIN T16 IOSTANDARD LVCMOS33 }
[ get ports { overflow } ];
set property -dict { PACKAGE PIN U14 IOSTANDARD LVCMOS33 }
[ get ports { zero } ] ;
# set rs out and rt out to the right hand LEDS with a gap between the
two
# rs out
set property -dict { PACKAGE PIN V16 IOSTANDARD LVCMOS33 }
[ get ports { rs out[3] } ];
set property -dict { PACKAGE PIN U16 IOSTANDARD LVCMOS33 }
[ get ports { rs out[2] } ];
set property -dict { PACKAGE PIN U17 IOSTANDARD LVCMOS33 }
[ get ports { rs out[1] } ];
set property -dict { PACKAGE PIN V17 IOSTANDARD LVCMOS33 }
[ get_ports { rs_out[0] } ];
# rt out
set property -dict { PACKAGE PIN N14 IOSTANDARD LVCMOS33 }
[ get ports { rt out[3] } ];
set property -dict { PACKAGE PIN J13 IOSTANDARD LVCMOS33 }
[ get ports { rt out[2] } ];
set property -dict { PACKAGE PIN K15 IOSTANDARD LVCMOS33 }
[ get ports { rt out[1] } ];
set property -dict { PACKAGE PIN H17 IOSTANDARD LVCMOS33 }
[ get ports { rt out[0] } ];
```

## **5.3) DO File**

#### 5.3.1) Do File Control Unit

```
# 3.1.1 Data Cache
add wave *
# 3.2.1.1) -- add
force op "000000"
force func in "100000"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.2) -- sub
force op "000000"
force func in "100010"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.3) -- slt
force op "000000"
force func in "101010"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.4) -- and
force op "000000"
force func in "100100"
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.5) -- or
force op "000000"
force func in "100101"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch_type pc_sel
# 3.2.1.6) -- xor
force op "000000"
force func in "100110"
run 2
```

```
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.7) -- nor
force op "000000"
force func in "100111"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.8) -- jr
force op "000000"
force func in "001000"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.9) -- lui
force op "001111"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.10) -- addi
force op "001000"
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.11) -- slti
force op "001010"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.12) -- andi
force op "001100"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.13) -- ori
force op "001101"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.14) -- xori
```

```
force op "001110"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.15) -- lw
force op "100011"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.16) -- sw
force op "101011"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.17) -- j
force op "000010"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.18) -- bltz
force op "000001"
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.19) -- beg
force op "000100"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
# 3.2.1.20) -- bne
force op "000101"
run 2
examine reg write reg dst reg in src alu src add sub data write
logic func func branch type pc sel
```

#### 5.3.2) Do File CPU Unit

```
add wave reset
add wave clk
add wave -radix unsigned pc_out
add wave -radix unsigned rs_out
```

```
add wave -radix unsigned rt out
force reset 1
force clk 0
run 2
examine rs out rt out pc out overflow zero s inst
force reset 0
run 2
force clk 1
run 2
examine rs out rt out pc out overflow zero s inst
force clk 0
run 2
force clk 1
examine rs out rt out pc out overflow zero s inst
force clk 0
run 2
force clk 1
run 2
examine rs out rt out pc out overflow zero s inst
force clk 0
run 2
force clk 1
run 2
examine rs out rt out pc out overflow zero s inst
force clk 0
run 2
force clk 1
run 2
examine rs out rt out pc out overflow zero s inst
force clk 0
run 2
force clk 1
run 2
examine rs out rt out pc out overflow zero s inst
force clk 0
run 2
force clk 1
examine rs out rt out pc out overflow zero s inst
```

```
force clk 0
run 2
force clk 1
run 2
examine rs_out rt_out pc_out overflow zero s_inst

force clk 0
run 2
force clk 1
run 2
examine rs_out rt_out pc_out overflow zero s_inst
```

## 5.3.3) Do File d\_cache

```
# 3.1.1 Data Cache
add wave *
# 3.1.1.1 initialize value
force d in x"AAAAAAA"
force reset 0
force clk 1
force data write 1
force addr "00000"
run 2
examine -radix hex d out
\# 3.1.1.2 reset 1, clk 0 and data write 0
force d in x"AAAAAAA"
force reset 1
force clk 0
force data write 0
force addr "00000"
run 2
examine -radix hex d out
\# 3.1.1.3 data write 1, reset 0 and clk 0
force d in x"AAAAAAA"
force reset 0
force clk 0
force data write 1
force addr "00000"
run 2
examine -radix hex d out
\# 3.1.1.4 data write 0, reset 0 and clk 1
```

```
force clk 0
run 2
force d in x"AAAAAAA"
force reset 0
force clk 1
force data write 0
force addr "00000"
run 2
examine -radix hex d_out
\# 3.1.1.5 data_write 1, reset 0 and clk 1
force clk 0
run 2
force d in x"AAAAAAAA"
force reset 0
force clk 1
force data write 1
force addr "00000"
run 2
examine -radix hex d out
```

## 5.3.4) Do File i\_cache

```
# 3.1.2 Instructions Cache
add wave *
# 3.1.2.1 addi r1, r0, 1
force addr in "00000"
run 2
examine -radix hex inst_out
# 3.1.2.2 addi r2, r0, 2
force addr in "00001"
run 2
examine -radix hex inst_out
# 3.1.2.3 add r2, r2, r1
force addr in "00010"
run 2
examine -radix hex inst_out
# 3.1.2.4 jump 00010
force addr in "00011"
run 2
examine -radix hex inst out
```

```
# 3.1.2.5 don't care
force addr_in "01101"
run 2
examine -radix hex inst_out
```

#### 5.3.5) Do File pc

```
# 3.1.3 Pc
add wave *
# 3.1.3.1 initialize value
force reset 0
force clk 1
force d in x"AAAAAAA"
run 2
examine -radix hex q out
# 3.1.3.2 reset 1, clk 0
force clk 0
run 2
force reset 1
force d in x"AAAAAAA"
examine -radix hex q out
# 3.1.3.3 reset 0, clk 1
force clk 0
run 2
force reset 0
force clk 1
force d in x"AAAAAAA"
run 2
examine -radix hex q out
```

#### 5.3.6) Do File sign\_ext

```
# 3.1.4 Sign extended
add wave *

# 3.1.4.1 load upper immediate
force func "00"
force sign_in x"ABCD"
run 2
examine -radix hex sign_out
```

```
# 3.1.4.2 set less immediate
force func "01"
force sign_in x"ABCD"
run 2
examine -radix hex sign_out

# 3.1.4.3 arithmetic
force func "10"
force sign_in x"0BCD"
run 2
examine -radix hex sign_out

# 3.1.4.4 logical
force func "11"
force sign_in x"ABCD"
run 2
examine -radix hex sign_out
```

# 5.3) Synthesis Log

```
*** Running vivado
    with args -log cpu.vds -m64 -product Vivado -mode batch -messageDb vivado.pb -notrace -source cpu.tcl
***** Vivado v2018.2 (64-bit)
  **** SW Build 2258646 on Thu Jun 14 20:02:38 MDT 2018
  **** IP Build 2256618 on Thu Jun 14 22:10:49 MDT 2018
    ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
source cpu.tcl -notrace
Command: synth_design -top cpu -part xc7a100tcsg324-1
Starting synth design
Attempting to get a license for feature 'Synthesis' and/or device 'xc7a100t'
INFO: [Common 17-349] Got license for feature 'Synthesis' and/or device 'xc7a100t'
INFO: Launching helper process for spawning children vivado processes
INFO: Helper process launched with PID 421
Starting RTL Elaboration: Time (s): cpu = 00:00:02; elapsed = 00:00:04. Memory (MB): peak = 1468.590; gain
= 86.727 ; free physical = 71004 ; free virtual = 153913
WARNING: [Synth 8-2489] overwriting existing secondary unit i_cache_arch
[/nfs/home/l/l heiwan/coen316/lab4/i cache quiz.vhd:10]
INFO: [Synth 8-638] synthesizing module 'cpu' [/nfs/home/1/1 heiwan/coen316/lab4/cpu entity.vhd:17]
INFO: [Synth 8-3491] module 'pc' declared at '/nfs/home/1/1_heiwan/coen316/lab4/pc.vhd:5' bound to instance
'pm pc' of component 'pc' [/nfs/home/1/1 heiwan/coen316/lab4/cpu entity.vhd:165]
INFO: [Synth 8-638] synthesizing module 'pc' [/nfs/home/1/1 heiwan/coen316/lab4/pc.vhd:13]
INFO: [Synth 8-256] done synthesizing module 'pc' (1#1) [/nfs/home/1/1_heiwan/coen316/lab4/pc.vhd:13]
INFO: [Synth 8-3491] module 'i_cache' declared at '/nfs/home/1/1_heiwan/coen316/lab4/i_cache.vhd:4' bound to
instance 'pm i cache' of component 'i cache' [/nfs/home/1/1 heiwan/coen316/lab4/cpu entity.vhd:172]
INFO: [Synth 8-638] synthesizing module 'i cache' [/nfs/home/1/1 heiwan/coen316/lab4/i cache quiz.vhd:10]
INFO: [Synth 8-256] done synthesizing module 'i cache' (2#1)
[/nfs/home/1/1_heiwan/coen316/lab4/i_cache_quiz.vhd:10]
INFO: [Synth 8-3491] module 'regfile' declared at '/nfs/home/1/1_heiwan/coen316/lab4/lab2_register_file.vhd:10'
bound to instance 'pm_reg_file' of component 'reg_file' [/nfs/home/1/1_heiwan/coen316/lab4/cpu_entity.vhd:177]
INFO: [Synth 8-638] synthesizing module 'regfile' [/nfs/home/l/l_heiwan/coen316/lab4/lab2_register_file.vhd:23]
INFO: [Synth 8-256] done synthesizing module 'regfile' (3#1)
[/nfs/home/1/1_heiwan/coen316/lab4/lab2_register_file.vhd:23]
INFO: [Synth 8-3491] module 'alu' declared at '/nfs/home/1/1_heiwan/coen316/lab4/lab1_alu.vhd:9' bound to
instance 'pm alu' of component 'alu' [/nfs/home/1/1 heiwan/coen316/lab4/cpu entity.vhd:189]
INFO: [Synth 8-638] synthesizing module 'alu' [/nfs/home/1/1_heiwan/coen316/lab4/lab1_alu.vhd:20]
INFO: [Synth 8-256] done synthesizing module 'alu' (4#1) [/nfs/home/l/l heiwan/coen316/lab4/lab1 alu.vhd:20]
```

```
INFO: [Synth 8-3491] module 'd cache' declared at '/nfs/home/1/1 heiwan/coen316/lab4/d cache.vhd:5' bound to
instance 'pm d cache' of component 'd_cache' [/nfs/home/l/l_heiwan/coen316/lab4/cpu_entity.vhd:200]
INFO: [Synth 8-638] synthesizing module 'd cache' [/nfs/home/1/1 heiwan/coen316/lab4/d cache.vhd:15]
WARNING: [Synth 8-614] signal 'data_write' is read in the process but is not in the sensitivity list
[/nfs/home/1/1_heiwan/coen316/lab4/d_cache.vhd:21]
INFO: [Synth 8-256] done synthesizing module 'd cache' (5#1) [/nfs/home/1/1 heiwan/coen316/lab4/d cache.vhd:15]
INFO: [Synth 8-3491] module 'sign extended' declared at '/nfs/home/1/1 heiwan/coen316/lab4/sign extended.vhd:5'
bound to instance 'pm_sign_ext' of component 'sign_ext' [/nfs/home/1/1_heiwan/coen316/lab4/cpu_entity.vhd:209]
INFO: [Synth 8-638] synthesizing module 'sign_extended'
 [/nfs/home/1/1_heiwan/coen316/lab4/sign_extended.vhd:12]
INFO: [Synth 8-256] done synthesizing module 'sign extended' (6#1)
[/nfs/home/1/1 heiwan/coen316/lab4/sign_extended.vhd:12]
INFO: [Synth 8-3491] module 'next address' declared at '/nfs/home/1/1 heiwan/coen316/lab4/lab3 next addr.vhd:9'
bound to instance 'pm_next_address' of component 'next_address'
[/nfs/home/1/1 heiwan/coen316/lab4/cpu entity.vhd:215]
INFO: [Synth 8-638] synthesizing module 'next address'
[/nfs/home/1/1\_heiwan/coen316/lab4/lab3\_next\_addr.vhd:22]
INFO: [Synth 8-256] done synthesizing module 'next address' (7#1)
[/nfs/home/1/1 heiwan/coen316/lab4/lab3 next addr.vhd:22]
INFO: [Synth 8-3491] module 'control_unit' declared at '/nfs/home/1/1 heiwan/coen316/lab4/control unit.vhd:4'
bound to instance 'pm_control_unit' of component 'control_unit'
[/nfs/home/1/1_heiwan/coen316/lab4/cpu_entity.vhd:225]
INFO: [Synth 8-638] synthesizing module 'control unit' [/nfs/home/1/1 heiwan/coen316/lab4/control unit.vhd:20]
INFO: [Synth 8-256] done synthesizing module 'control unit' (8#1)
[/nfs/home/1/1_heiwan/coen316/lab4/control_unit.vhd:20]
INFO: [Synth 8-256] done synthesizing module 'cpu' (9#1) [/nfs/home/1/1 heiwan/coen316/lab4/cpu entity.vhd:17]
Finished RTL Elaboration: Time (s): cpu = 00:00:03; elapsed = 00:00:06. Memory (MB): peak = 1512.230; gain
= 130.367 ; free physical = 71016 ; free virtual = 153924
Report Check Netlist:
         | Item | Errors | Warnings | Status | Description |
| 1 | multi_driven_nets | 0 | 0 | Passed | Multi_driven_nets |
         _____
Start Handling Custom Attributes
Finished Handling Custom Attributes: Time (s): cpu = 00:00:03; elapsed = 00:00:06. Memory (MB): peak =
1512.230 ; gain = 130.367 ; free physical = 71015 ; free virtual = 153923
Finished RTL Optimization Phase 1 : Time (s): cpu = 00:00:03 ; elapsed = 00:00:06 . Memory (MB): peak =
1512.230 ; gain = 130.367 ; free physical = 71015 ; free virtual = 153923
INFO: [Device 21-403] Loading part xc7a100tcsg324-1
INFO: [Project 1-570] Preparing netlist for logic optimization
Processing XDC Constraints
Initializing timing engine
Parsing XDC File [/nfs/home/l/l_heiwan/coen316/lab4/givenToUs/cpu.xdc]
Finished Parsing XDC File [/nfs/home/1/1 heiwan/coen316/lab4/givenToUs/cpu.xdc]
INFO: [Project 1-236] Implementation specific constraints were found while reading constraint file
[/nfs/home/1/1\ heiwan/coen316/lab4/givenToUs/cpu.xdc].\ These\ constraints\ will\ be\ ignored\ for\ synthesis\ but\ will\ and the synthesis\ but\ will\ be\ ignored\ for\ synthesis\ but\ will\ but\ will\ be\ ignored\ for\ synthesis\ but\ will\ will\ will\ will\ will\ will\ will\ wi
be used in implementation. Impacted constraints are listed in the file [.Xil/cpu_propImpl.xdc].
Resolution: To avoid this warning, move constraints listed in [.Xil/cpu_propImpl.xdc] to another XDC file and
exclude this new file from synthesis with the used in synthesis property (File Properties dialog in GUI) and
re-run elaboration/synthesis.
Completed Processing XDC Constraints
INFO: [Project 1-111] Unisim Transformation Summary:
No Unisim elements were transformed.
Constraint Validation Runtime: Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak = 1892.141;
gain = 0.000; free physical = 70673; free virtual = 153582
Finished Constraint Validation: Time (s): cpu = 00:00:15; elapsed = 00:01:06. Memory (MB): peak = 1892.141;
gain = 510.277 ; free physical = 70824 ; free virtual = 153732
Start Loading Part and Timing Information
```

```
Loading part: xc7a100tcsg324-1
Finished Loading Part and Timing Information: Time (s): cpu = 00:00:15; elapsed = 00:01:06. Memory (MB):
peak = 1892.141; gain = 510.277; free physical = 70824; free virtual = 153732
Start Applying 'set property' XDC Constraints
Finished applying 'set_property' XDC Constraints : Time (s): cpu = 00:00:15 ; elapsed = 00:01:06 . Memory (MB):
peak = 1892.141; gain = 510.277; free physical = 70825; free virtual = 153734
INFO: [Synth 8-5546] ROM "inst out" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[0]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[1]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[2]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[3]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[4]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[5]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[6]" won't be mapped to RAM because it is too sparse INFO: [Synth 8-5546] ROM "registers_reg[7]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[8]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[9]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[10]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[11]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[12]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[13]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[14]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[15]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[16]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[17]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[18]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[19]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[20]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[21]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[22]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[23]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[24]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[25]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[26]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[27]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[28]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[29]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[30]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[31]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5818] HDL ADVISOR - The operator resource <adder> is shared. To prevent sharing consider
applying a KEEP on the output of the operator [/nfs/home/1/1 heiwan/coen316/lab4/lab1 alu.vhd:30]
INFO: [Synth 8-5546] ROM "registers reg[0]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[1]" won't be mapped to RAM because it is too sparse INFO: [Synth 8-5546] ROM "registers_reg[2]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[3]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[4]" won't be mapped to RAM because it is too sparse INFO: [Synth 8-5546] ROM "registers reg[5]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[6]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[7]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[8]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[9]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[10]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[11]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[12]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[13]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[14]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[15]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[16]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[17]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[18]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[19]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[20]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[21]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[22]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[23]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[24]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[25]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[26]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[27]" won't be mapped to RAM because it is too sparse
```

```
INFO: [Synth 8-5546] ROM "registers_reg[28]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[29]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers reg[30]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "registers_reg[31]" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-5546] ROM "control_signals" won't be mapped to RAM because it is too sparse
WARNING: [Synth 8-327] inferring latch for variable 'next pc reg'
[/nfs/home/1/1_heiwan/coen316/lab4/lab3_next_addr.vhd:43]
WARNING: [Synth 8-327] inferring latch for variable 'branch_offset_reg'
[/nfs/home/1/1_heiwan/coen316/lab4/lab3_next_addr.vhd:57]
Finished RTL Optimization Phase 2: Time (s): cpu = 00:00:16; elapsed = 00:01:07. Memory (MB): peak =
1892.141; gain = 510.277; free physical = 70815; free virtual = 153724
Report RTL Partitions:
| |RTL Partition |Replication |Instances |
Start RTL Component Statistics
Detailed RTL Component Info :
+---Adders :
                      32 Bit Adders := 2
            3 Input
+---XORs :
                                  XORs := 1
           2 Input 32 Bit
+---Registers :
                       32 Bit Registers := 65
+---Muxes :
          :
2 Input 32 Bit Muxes := 12
4 Input 32 Bit Muxes := 3
9 Input 14 Bit Muxes := 1
14 Input 14 Bit Muxes := 1
2 Input 5 Bit Muxes := 1
2 Input 1 Bit Muxes := 67
4 Input 1 Bit Muxes := 1
Finished RTL Component Statistics
Start RTL Hierarchical Component Statistics
Hierarchical RTL Component report
Module cpu
Detailed RTL Component Info :
+---Muxes :
           2 Input 32 Bit Muxes := 2
2 Input 5 Bit Muxes := 1
           2 Input
Module pc
Detailed RTL Component Info :
+---Registers :
                        32 Bit Registers := 1
Module i_cache
Detailed RTL Component Info :
+---Muxes : 2 Input 32 Bit
                                   Muxes := 1
Module regfile
Detailed RTL Component Info :
+---Registers :
                       32 Bit Registers := 32
+---Muxes :
           2 Input 1 Bit
                                   Muxes := 32
Module alu
Detailed RTL Component Info :
+---Adders :
                                   Adders := 1
           3 Input 32 Bit
+---XORs :
           2 Input 32 Bit
                                     XORs := 1
+---Muxes :
                                  Muxes := 2
Muxes := 1
           4 Input
                      32 Bit
           2 Input 32 Bit
                       1 Bit
           2 Input
                                      Muxes := 1
Module d cache
Detailed RTL Component Info :
```

```
+---Registers :
                      32 Bit
                                Registers := 32
+---Muxes :
          2 Input
                      1 Bit
                                  Muxes := 32
Module sign_extended
Detailed RTL Component Info :
+---Muxes :
          4 Input
                     32 Bit
                                  Muxes := 1
Module next_address
Detailed RTL Component Info :
+---Adders :
          3 Input
                     32 Bit
                                 Adders := 1
                                Muxes := 8
+---Muxes :
          2 Input 32 Bit
          2 Input 1 Bit
4 Input 1 Bit
                                  Muxes := 1
Module control_unit
Detailed RTL Component Info :
+---Muxes :
         9 Input 14 Bit Muxes := 1
14 Input 14 Bit Muxes := 1
Finished RTL Hierarchical Component Statistics
Start Part Resource Summary
Part Resources:
DSPs: 240 (col length:80)
BRAMs: 270 (col length: RAMB18 80 RAMB36 40)
Finished Part Resource Summary
______
Start Cross Boundary and Area Optimization
Warning: Parallel synthesis criteria is not met
INFO: [Synth 8-5546] ROM "pm control unit/control signals" won't be mapped to RAM because it is too sparse
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][4]' (FDCE) to
'pm reg file/registers reg[13][4]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][4]' (FDCE) to
'pm reg file/registers reg[11][4]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][4])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][5]' (FDCE) to
'pm_reg_file/registers reg[13][5]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][5]' (FDCE) to
'pm reg file/registers reg[11][5]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][5])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][6]' (FDCE) to
'pm_reg_file/registers_reg[13][6]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][6]' (FDCE) to
'pm reg file/registers reg[11][6]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][6])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][7]' (FDCE) to
'pm reg file/registers reg[13][7]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][7]' (FDCE) to
'pm reg file/registers reg[11][7]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][7] )
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][8]' (FDCE) to
'pm reg file/registers reg[13][8]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][8]' (FDCE) to
'pm_reg_file/registers_reg[11][8]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][8] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][9]' (FDCE) to
'pm reg file/registers reg[13][9]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][9]' (FDCE) to
'pm reg file/registers reg[11][9]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][9] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][10]' (FDCE) to
'pm_reg_file/registers_reg[13][10]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][10]' (FDCE) to
'pm reg file/registers reg[11][10]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][10])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][11]' (FDCE) to
'pm_reg_file/registers_reg[13][11]'
```

```
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][11]' (FDCE) to
'pm reg file/registers reg[11][11]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][11])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][12]' (FDCE) to
'pm_reg_file/registers_reg[13][12]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers reg[13][12]' (FDCE) to
'pm_reg_file/registers_reg[11][12]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][12])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][13]' (FDCE) to
'pm reg file/registers reg[13][13]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][13]' (FDCE) to
'pm_reg_file/registers_reg[11][13]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][13])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][14]' (FDCE) to
'pm reg file/registers reg[13][14]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][14]' (FDCE) to
'pm_reg_file/registers_reg[11][14]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][14])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][15]' (FDCE) to
'pm_reg_file/registers_reg[13][15]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][15]' (FDCE) to
'pm reg file/registers reg[11][15]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][15])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][16]' (FDCE) to
'pm_reg_file/registers_reg[13][16]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][16]' (FDCE) to
'pm_reg_file/registers_reg[11][16]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][16])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][17]' (FDCE) to
'pm reg file/registers reg[13][17]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][17]' (FDCE) to
'pm reg file/registers reg[11][17]'
 \textbf{INFO: [Synth 8-3333] propagating constant 0 across sequential element (\\ \texttt{Npm\_reg\_file/registers\_reg[11][17]}) } 
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][18]' (FDCE) to
'pm reg file/registers reg[13][18]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][18]' (FDCE) to
'pm reg file/registers reg[11][18]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][18])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][19]' (FDCE) to
'pm reg file/registers reg[13][19]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][19]' (FDCE) to
'pm reg file/registers reg[11][19]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][19])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][20]' (FDCE) to
'pm_reg_file/registers reg[13][20]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][20]' (FDCE) to
'pm reg file/registers reg[11][20]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][20])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][21]' (FDCE) to
'pm_reg_file/registers_reg[13][21]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][21]' (FDCE) to
'pm reg file/registers reg[11][21]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][21])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][22]' (FDCE) to
'pm reg file/registers reg[13][22]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][22]' (FDCE) to
'pm reg file/registers reg[11][22]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][22])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][23]' (FDCE) to
'pm reg file/registers reg[13][23]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][23]' (FDCE) to
'pm_reg_file/registers_reg[11][23]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][23])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][24]' (FDCE) to
'pm reg file/registers reg[13][24]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][24]' (FDCE) to
'pm reg file/registers reg[11][24]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][24])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][25]' (FDCE) to
'pm_reg_file/registers reg[13][25]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][25]' (FDCE) to
'pm_reg_file/registers_reg[11][25]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][25])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][26]' (FDCE) to
'pm_reg_file/registers_reg[13][26]'
```

```
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][26]' (FDCE) to
'pm reg file/registers reg[11][26]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][26])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][27]' (FDCE) to
'pm_reg_file/registers_reg[13][27]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers reg[13][27]' (FDCE) to
'pm_reg_file/registers_reg[11][27]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][27] )
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][28]' (FDCE) to
'pm reg file/registers reg[13][28]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][28]' (FDCE) to
'pm_reg_file/registers_reg[11][28]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][28])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][29]' (FDCE) to
'pm reg file/registers reg[13][29]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][29]' (FDCE) to
'pm_reg_file/registers_reg[11][29]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][29])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][30]' (FDCE) to
'pm reg file/registers reg[13][30]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][30]' (FDCE) to
'pm reg file/registers reg[11][30]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][30])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][31]' (FDCE) to
'pm_reg_file/registers_reg[13][31]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][31]' (FDCE) to
'pm_reg_file/registers_reg[11][31]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][31])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][0]' (FDCE) to
'pm reg file/registers reg[13][0]'
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[13][0]' (FDCE) to
'pm reg file/registers reg[11][0]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][0] )
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][1]' (FDCE) to
'pm reg file/registers reg[13][1]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][1]' (FDCE) to
'pm_reg_file/registers_reg[11][1]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][1])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[14][2]' (FDCE) to
'pm reg file/registers reg[13][2]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][2]' (FDCE) to
'pm reg file/registers reg[11][2]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[11][2])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[14][3]' (FDCE) to
'pm_reg_file/registers reg[13][3]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[13][3]' (FDCE) to
'pm reg file/registers reg[11][3]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[11][3])
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][31]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][30]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][29]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][28]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][27]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][26]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][25]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][24]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][23]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][22]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][21]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][20]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][19]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][18]) is unused and will be removed
```

```
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][17]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm req file/registers req[8][16]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][15]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][14]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][13]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][12]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][11]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][10]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][9]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][8]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][7]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][6]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][5]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][4]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[8][3]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][2]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][1]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[8][0]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][31]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][30]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][29]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][28]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][27]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][26]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][25]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][24]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][23]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][22]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][21]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][20]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][19]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][18]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][17]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][16]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][15]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][14]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][13]) is unused and will be removed
from module cpu.
```

```
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][12]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][11]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][10]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][9]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][8]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][7]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][6]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][5]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][4]) is unused and will be removed from
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][3]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][2]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[9][1]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[9][0]) is unused and will be removed from
module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][31]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][30]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][29]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][28]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][27]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][26]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][25]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][24]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][23]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][22]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][21]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][20]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][19]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][18]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][17]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][16]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][15]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][14]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][13]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][12]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][11]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][10]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][9]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][8]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][7]) is unused and will be removed
```

```
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][6]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][5]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][4]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][3]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][2]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[10][1]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[10][0]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm_reg_file/registers_reg[12][31]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[12][30]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm rea file/registers reg[12][29]) is unused and will be removed
from module cpu.
WARNING: [Synth 8-3332] Sequential element (pm reg file/registers reg[12][28]) is unused and will be removed
from module cpu.
INFO: [Common 17-14] Message 'Synth 8-3332' appears 100 times and further instances of the messages will be
disabled. Use the Tcl command \operatorname{set\_msg\_config} to change the current settings.
Finished Cross Boundary and Area Optimization : Time (s): cpu = 00:00:28 ; elapsed = 00:01:20 . Memory (MB):
peak = 1908.156; gain = 526.293; free physical = 70786; free virtual = 153698
Report RTL Partitions:
| |RTL Partition |Replication |Instances |
Start Applying XDC Timing Constraints
Finished Applying XDC Timing Constraints: Time (s): cpu = 00:00:35; elapsed = 00:01:39. Memory (MB): peak =
1908.156 ; gain = 526.293 ; free physical = 70656 ; free virtual = 153568
Start Timing Optimization
Finished Timing Optimization: Time (s): cpu = 00:00:37; elapsed = 00:01:40. Memory (MB): peak = 1908.156;
gain = 526.293 ; free physical = 70658 ; free virtual = 153570
Report RTL Partitions:
| |RTL Partition |Replication |Instances |
Start Technology Mapping
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][8]' (FDCE) to
'pm reg file/registers reg[7][8]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][8] )
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][9]' (FDCE) to
'pm_reg_file/registers_reg[7][9]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][9])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][10]' (FDCE) to
'pm_reg_file/registers_reg[7][10]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][10])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][11]' (FDCE) to
'pm req file/registers req[7][11]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][11])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][20]' (FDCE) to
'pm reg file/registers reg[7][20]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][20])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][21]' (FDCE) to
'pm_reg_file/registers_reg[7][21]'
```

```
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][21] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][22]' (FDCE) to
'pm reg file/registers reg[7][22]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][22])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][23]' (FDCE) to
'pm reg file/registers reg[7][23]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][23])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][4]' (FDCE) to
'pm_reg_file/registers_reg[7][4]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][4] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][5]' (FDCE) to
'pm_reg_file/registers_reg[7][5]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][5])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][6]' (FDCE) to
'pm reg file/registers reg[7][6]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][6] )
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][7]' (FDCE) to
'pm reg file/registers reg[7][7]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][7] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][12]' (FDCE) to
'pm_reg_file/registers_reg[7][12]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][12] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][13]' (FDCE) to
'pm_reg_file/registers_reg[7][13]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][13] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][14]' (FDCE) to
'pm_reg_file/registers_reg[7][14]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][14])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][15]' (FDCE) to
'pm reg file/registers reg[7][15]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][15])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][16]' (FDCE) to
'pm reg file/registers reg[7][16]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][16] )
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][17]' (FDCE) to
'pm_reg_file/registers_reg[7][17]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][17])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][18]' (FDCE) to
'pm_reg_file/registers_reg[7][18]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][18])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][19]' (FDCE) to
'pm reg file/registers reg[7][19]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][19])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][24]' (FDCE) to
'pm_reg_file/registers reg[7][24]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][24] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][25]' (FDCE) to
'pm reg file/registers reg[7][25]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][25])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][26]' (FDCE) to
'pm reg file/registers reg[7][26]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][26])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][27]' (FDCE) to
'pm_reg_file/registers_reg[7][27]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][27] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][28]' (FDCE) to
'pm reg file/registers reg[7][28]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][28] )
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][29]' (FDCE) to
'pm reg file/registers reg[7][29]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][29])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][30]' (FDCE) to
'pm_reg_file/registers_reg[7][30]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][30])
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][31]' (FDCE) to
'pm_reg_file/registers_reg[7][31]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][31])
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][0]' (FDCE) to
'pm reg file/registers reg[7][0]'
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][1]' (FDCE) to
'pm reg file/registers reg[7][1]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm reg file/registers reg[7][1] )
INFO: [Synth 8-3886] merging instance 'pm_reg_file/registers_reg[6][2]' (FDCE) to
'pm_reg_file/registers_reg[7][2]'
```

```
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][2] )
INFO: [Synth 8-3886] merging instance 'pm reg file/registers reg[6][3]' (FDCE) to
'pm reg file/registers reg[7][3]'
INFO: [Synth 8-3333] propagating constant 0 across sequential element (\pm_reg_file/registers_reg[7][3] )
Finished Technology Mapping: Time (s): cpu = 00:00:38; elapsed = 00:01:41. Memory (MB): peak = 1923.773;
gain = 541.910 ; free physical = 70658 ; free virtual = 153570
Report RTL Partitions:
| |RTL Partition |Replication |Instances |
+-+----
Start IO Insertion
Start Flattening Before IO Insertion
Finished Flattening Before IO Insertion
Start Final Netlist Cleanup
Finished Final Netlist Cleanup
Finished IO Insertion: Time (s): cpu = 00:00:38; elapsed = 00:01:42. Memory (MB): peak = 1923.777; gain =
541.914 ; free physical = 70658 ; free virtual = 153570
Report Check Netlist:
|multi_driven_nets | 0| 0|Passed |Multi driven nets |
11
Start Renaming Generated Instances
Finished Renaming Generated Instances: Time (s): cpu = 00:00:38; elapsed = 00:01:42. Memory (MB): peak =
1923.777 ; gain = 541.914 ; free physical = 70658 ; free virtual = 153570
Report RTL Partitions:
| |RTL Partition |Replication |Instances |
Start Rebuilding User Hierarchy
Finished Rebuilding User Hierarchy: Time (s): cpu = 00:00:38; elapsed = 00:01:42. Memory (MB): peak =
1923.777 ; gain = 541.914 ; free physical = 70658 ; free virtual = 153570
Start Renaming Generated Ports
Finished Renaming Generated Ports: Time (s): cpu = 00:00:38; elapsed = 00:01:42. Memory (MB): peak =
1923.777; gain = 541.914; free physical = 70658; free virtual = 153570
Start Handling Custom Attributes
Finished Handling Custom Attributes: Time (s): cpu = 00:00:38; elapsed = 00:01:42. Memory (MB): peak =
1923.777 ; gain = 541.914 ; free physical = 70658 ; free virtual = 153570
```

```
Start Renaming Generated Nets
Finished Renaming Generated Nets: Time (s): cpu = 00:00:38; elapsed = 00:01:42. Memory (MB): peak =
1923.777; gain = 541.914; free physical = 70658; free virtual = 153570
Start Writing Synthesis Report
Report BlackBoxes:
| |BlackBox name |Instances |
Report Cell Usage:
     |Cell |Count |
|1 |BUFG | 1|
|2 | CARRY4 | 13|
   |LUT2 |
|LUT3 |
13
                 131
14
|MUXF7 | 163|
|MUXF8 | 62|
18
19
Report Instance Areas:
| | Instance | Module | Cells |
+----+
+----+
Finished Writing Synthesis Report: Time (s): cpu = 00:00:38; elapsed = 00:01:42. Memory (MB): peak =
1923.777 ; gain = 541.914 ; free physical = 70658 ; free virtual = 153570
Synthesis finished with 0 errors, 0 critical warnings and 829 warnings.
Synthesis Optimization Runtime: Time (s): cpu = 00:00:28; elapsed = 00:00:46. Memory (MB): peak = 1923.777;
gain = 162.004; free physical = 70712; free virtual = 153624
Synthesis Optimization Complete: Time (s): cpu = 00:00:38; elapsed = 00:01:42. Memory (MB): peak =
1923.781 ; gain = 541.914 ; free physical = 70723 ; free virtual = 153635
INFO: [Project 1-571] Translating synthesized netlist
INFO: [Netlist 29-17] Analyzing 240 Unisim elements for replacement
INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds
INFO: [Project 1-570] Preparing netlist for logic optimization
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
INFO: [Project 1-111] Unisim Transformation Summary:
No Unisim elements were transformed.
INFO: [Common 17-83] Releasing license: Synthesis
267 Infos, 104 Warnings, 0 Critical Warnings and 0 Errors encountered.
synth design completed successfully
synth_design: Time (s): cpu = 00:00:40; elapsed = 00:01:44. Memory (MB): peak = 1955.793; gain = 586.656;
free physical = 70709; free virtual = 153621
WARNING: [Constraints 18-5210] No constraint will be written out.
INFO: [Common 17-1381] The checkpoint
"/nfs/home/1/1\_heiwan/coen316/lab4/vivado/part2/lab4\_part2.lab4\_part2.runs/synth\_1/cpu.dcp' has been generated.
INFO: [runtcl-4] Executing : report_utilization -file cpu_utilization_synth.rpt -pb cpu_utilization_synth.pb
report utilization: Time (s): cpu = 00:00:00.07; elapsed = 00:00:00.14. Memory (MB): peak = 1979.812; gain =
0.000 ; free physical = 70708 ; free virtual = 153620
INFO: [Common 17-206] Exiting Vivado at Wed Nov 22 20:05:28 2023...
```

### 5.4) Implementation Log

```
*** Running vivado
   with args -log cpu.vdi -applog -m64 -product Vivado -messageDb vivado.pb -mode batch -source cpu.tcl -
***** Vivado v2018.2 (64-bit)
 **** SW Build 2258646 on Thu Jun 14 20:02:38 MDT 2018
 **** IP Build 2256618 on Thu Jun 14 22:10:49 MDT 2018
   ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
source cpu.tcl -notrace
Command: link_design -top cpu -part xc7a100tcsg324-1
Design is defaulting to srcset: sources 1
Design is defaulting to constrset: constrs 1
INFO: [Netlist 29-17] Analyzing 240 Unisim elements for replacement
INFO: [Netlist 29-28] Unisim Transformation completed in O CPU seconds
INFO: [Project 1-479] Netlist was created with Vivado 2018.2
INFO: [Device 21-403] Loading part xc7a100tcsg324-1
INFO: [Project 1-570] Preparing netlist for logic optimization
Parsing XDC File [/nfs/home/l/l heiwan/coen316/lab4/givenToUs/cpu.xdc]
Finished Parsing XDC File [/nfs/home/1/1 heiwan/coen316/lab4/givenToUs/cpu.xdc]
INFO: [Opt 31-138] Pushed O inverter(s) to O load pin(s).
INFO: [Project 1-111] Unisim Transformation Summary:
No Unisim elements were transformed.
7 Infos, 0 Warnings, 0 Critical Warnings and 0 Errors encountered.
link design completed successfully
link\_design: Time (s): cpu = 00:00:11 ; elapsed = 00:00:58 . Memory (MB): peak = 1704.566 ; gain = 330.414 ;
free physical = 70839; free virtual = 153748
Command: opt design
Attempting to get a license for feature 'Implementation' and/or device 'xc7a100t'
INFO: [Common 17-349] Got license for feature 'Implementation' and/or device 'xc7a100t'
Running DRC as a precondition to command opt_design
Starting DRC Task
INFO: [DRC 23-27] Running DRC with 8 threads
INFO: [Project 1-461] DRC finished with 0 Errors
INFO: [Project 1-462] Please refer to the DRC report (report drc) for more information.
Time (s): cpu = 00:00:02; elapsed = 00:00:04. Memory (MB): peak = 1778.594; gain = 74.027; free physical =
70828 ; free virtual = 153737
Starting Cache Timing Information Task
INFO: [Timing 38-35] Done setting XDC timing constraints.
Ending Cache Timing Information Task | Checksum: 132e5b778
Time (s): cpu = 00:00:15; elapsed = 00:01:08. Memory (MB): peak = 2251.094; gain = 472.500; free physical = 250.094; gain = 472.500; free physical = 4.000
70383 ; free virtual = 153292
Starting Logic Optimization Task
Phase 1 Retarget
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
INFO: [Opt 31-49] Retargeted 0 cell(s).
Phase 1 Retarget | Checksum: 132e5b778
Time (s): cpu = 00:00:00.14 ; elapsed = 00:00:00.09 . Memory (MB): peak = 2251.094 ; gain = 0.000 ; free
physical = 70399; free virtual = 153308
INFO: [Opt 31-389] Phase Retarget created 0 cells and removed 0 cells
Phase 2 Constant propagation
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
Phase 2 Constant propagation | Checksum: 132e5b778
Time (s): cpu = 00:00:00.18; elapsed = 00:00:00.12. Memory (MB): peak = 2251.094; gain = 0.000; free
physical = 70399; free virtual = 153308
INFO: [Opt 31-389] Phase Constant propagation created 0 cells and removed 0 cells
Phase 3 Sweep
Phase 3 Sweep | Checksum: 120e2a9de
```

```
Time (s): cpu = 00:00:00.20; elapsed = 00:00:00.15. Memory (MB): peak = 2251.094; gain = 0.000; free
physical = 70399; free virtual = 153308
INFO: [Opt 31-389] Phase Sweep created 0 cells and removed 0 cells
Phase 4 BUFG optimization
Phase 4 BUFG optimization | Checksum: 120e2a9de
 \label{eq:main_main_main}  \text{Time (s): cpu = } 00:00:00.23 \text{ ; elapsed = } 00:00:00.18 \text{ . Memory (MB): peak = } 2251.094 \text{ ; gain = } 0.000 \text{ ; free } 1.000 \text{ ; free } 1.0000 \text{ ;
physical = 70399; free virtual = 153308
INFO: [Opt 31-662] Phase BUFG optimization created 0 cells of which 0 are BUFGs and removed 0 cells.
Phase 5 Shift Register Optimization
Phase 5 Shift Register Optimization | Checksum: 15f26dba6
Time (s): cpu = 00:00:00.26; elapsed = 00:00:00.21. Memory (MB): peak = 2251.094; gain = 0.000; free
physical = 70399 ; free virtual = 153308
INFO: [Opt 31-389] Phase Shift Register Optimization created 0 cells and removed 0 cells
Phase 6 Post Processing Netlist
Phase 6 Post Processing Netlist | Checksum: 15f26dba6
Time (s): cpu = 00:00:00.27 ; elapsed = 00:00:00.22 . Memory (MB): peak = 2251.094 ; gain = 0.000 ; free
physical = 70399 ; free virtual = 153308
INFO: [Opt 31-389] Phase Post Processing Netlist created 0 cells and removed 0 cells
Starting Connectivity Check Task
Time (s): cpu = 00:00:00; elapsed = 00:00:00 . Memory (MB): peak = 2251.094; gain = 0.000; free physical =
70399; free virtual = 153308
Ending Logic Optimization Task | Checksum: 15f26dba6
Time (s): cpu = 00:00:00.28; elapsed = 00:00:00.23. Memory (MB): peak = 2251.094; gain = 0.000; free
physical = 70399; free virtual = 153308
Starting Power Optimization Task
INFO: [Pwropt 34-132] Skipping clock gating for clocks with a period < 2.00 ns.
Ending Power Optimization Task | Checksum: 15f26dba6
Time (s): cpu = 00:00:00.00; elapsed = 00:00:00.06. Memory (MB): peak = 2251.094; gain = 0.000; free
physical = 70399; free virtual = 153308
Starting Final Cleanup Task
Ending Final Cleanup Task | Checksum: 15f26dba6
Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak = 2251.094; gain = 0.000; free physical = 0.000
70399; free virtual = 153308
INFO: [Common 17-83] Releasing license: Implementation
23 Infos, 0 Warnings, 0 Critical Warnings and 0 Errors encountered.
opt_design completed successfully
opt_design: Time (s): cpu = 00:00:17 ; elapsed = 00:01:12 . Memory (MB): peak = 2251.094 ; gain = 546.527 ;
free physical = 70399; free virtual = 153308
INFO: [Timing 38-480] Writing timing data to binary archive.
Writing placer database...
Writing XDEF routing.
Writing XDEF routing logical nets.
Writing XDEF routing special nets.
Write XDEF Complete: Time (s): cpu = 00:00:00.06; elapsed = 00:00:00.02. Memory (MB): peak = 2283.105; gain = 2283.105
= 0.000 ; free physical = 70395 ; free virtual = 153305
INFO: [Common 17-1381] The checkpoint
'/nfs/home/1/1 heiwan/coen316/lab4/vivado/part2/lab4 part2/lab4 part2.runs/impl 1/cpu opt.dcp' has been
generated.
INFO: [runtcl-4] Executing : report_drc -file cpu_drc_opted.rpt -pb cpu_drc_opted.pb -rpx cpu_drc_opted.rpx
Command: report drc -file cpu drc opted.rpt -pb cpu drc opted.pb -rpx cpu drc opted.rpx
INFO: [IP Flow 19-234] Refreshing IP repositories
INFO: [IP_Flow 19-1704] No user IP repositories specified
INFO: [IP Flow 19-2313] Loaded Vivado IP repository '/CMC/tools/xilinx/Vivado 2018.2/Vivado/2018.2/data/ip'.
INFO: [DRC 23-27] Running DRC with 8 threads
INFO: [Coretcl 2-168] The results of DRC are in file
/nfs/home/1/1\_heiwan/coen316/lab4/vivado/part2/lab4\_part2/lab4\_part2.runs/impl~1/cpu~drc~opted.rpt.
report_drc completed successfully
report drc: Time (s): cpu = 00:00:04 ; elapsed = 00:00:07 . Memory (MB): peak = 2363.148 ; gain = 80.031 ; free
physical = 70401; free virtual = 153310
Command: place design
Attempting to get a license for feature 'Implementation' and/or device 'xc7a100t'
```

```
INFO: [Common 17-349] Got license for feature 'Implementation' and/or device 'xc7a100t'
INFO: [DRC 23-27] Running DRC with 8 threads
INFO: [Vivado Tcl 4-198] DRC finished with 0 Errors
INFO: [Vivado Tcl 4-199] Please refer to the DRC report (report_drc) for more information.
Running DRC as a precondition to command place_design
INFO: [DRC 23-27] Running DRC with 8 threads
INFO: [Vivado Tcl 4-198] DRC finished with 0 Errors
INFO: [Vivado_Tcl 4-199] Please refer to the DRC report (report_drc) for more information.
INFO: [Place 30-611] Multithreading enabled for place design using a maximum of 8 CPUs
Phase 1 Placer Initialization
Phase 1.1 Placer Initialization Netlist Sorting
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak = 2363.148; gain =
0.000; free physical = 70392; free virtual = 153302
Phase 1.1 Placer Initialization Netlist Sorting | Checksum: ca97ba35
Time (s): cpu = 00:00:00.01; elapsed = 00:00:00.02. Memory (MB): peak = 2363.148; gain = 0.000; free = 0.000; free
physical = 70392; free virtual = 153302
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00.01. Memory (MB): peak = 2363.148;
gain = 0.000; free physical = 70392; free virtual = 153302
Phase 1.2 IO Placement/ Clock Placement/ Build Placer Device
INFO: [Timing 38-35] Done setting XDC timing constraints.
WARNING: [Place 30-574] Poor placement for routing between an IO pin and BUFG. This is normally an ERROR but
the CLOCK_DEDICATED_ROUTE constraint is set to FALSE allowing your design to continue. The use of this override
{f is} highly discouraged as it may lead to very poor timing results. It {f is} recommended that {f this} error condition
be corrected in the design.
            clk IBUF inst (IBUF.O) is locked to IOB X0Y82
            \verb|clk_IBUF_BUFG_inst (BUFG.I)| \textbf{is} provisionally placed by clockplacer on BUFGCTRL_X0Y0| \\
Resolution: Poor placement of an IO pin and a BUFG has resulted in the router using a non-dedicated path
between the two. There are several things that could trigger this DRC, each of which can cause unpredictable
clock insertion delays that result in poor timing. This DRC could be caused by any of the following: (a) a
clock port was placed on a pin that is not a CCIO-pin (b) the BUFG has not been placed in the same half of the
device or SLR as the CCIO-pin (c) a single ended clock has been placed on the N-Side of a differential pair
Phase 1.2 IO Placement/ Clock Placement/ Build Placer Device | Checksum: 4eb80967
Time (s): cpu = 00:00:01; elapsed = 00:00:00.85. Memory (MB): peak = 2363.148; gain = 0.000; free physical
= 70390 ; free virtual = 153300
Phase 1.3 Build Placer Netlist Model
Phase 1.3 Build Placer Netlist Model | Checksum: 14e35c75a
Time (s): cpu = 00:00:02; elapsed = 00:00:00.92. Memory (MB): peak = 2363.148; gain = 0.000; free physical
= 70391 ; free virtual = 153301
Phase 1.4 Constrain Clocks/Macros
Phase 1.4 Constrain Clocks/Macros | Checksum: 14e35c75a
Time (s): cpu = 00:00:02; elapsed = 00:00:00.92. Memory (MB): peak = 2363.148; gain = 0.000; free physical
 = 70391 ; free virtual = 153301
Phase 1 Placer Initialization | Checksum: 14e35c75a
Time (s): cpu = 00:00:02; elapsed = 00:00:00.93. Memory (MB): peak = 2363.148; gain = 0.000; free physical
= 70391 ; free virtual = 153301
Phase 2 Global Placement
Phase 2.1 Floorplanning
Phase 2.1 Floorplanning | Checksum: 14e35c75a
Time (s): cpu = 00:00:02; elapsed = 00:00:00.95. Memory (MB): peak = 2363.148; gain = 0.000; free physical
= 70395 ; free virtual = 153304
WARNING: [Place 46-29] place_design is not in timing mode. Skip physical synthesis in placer
Phase 2 Global Placement | Checksum: fc646420
Time (s): cpu = 00:00:09; elapsed = 00:00:03. Memory (MB): peak = 2418.168; gain = 55.020; free physical = 1.000
70353; free virtual = 153262
Phase 3 Detail Placement
```

```
Phase 3.1 Commit Multi Column Macros
Phase 3.1 Commit Multi Column Macros | Checksum: fc646420
Time (s): cpu = 00:00:09; elapsed = 00:00:03. Memory (MB): peak = 2418.168; gain = 55.020; free physical = 2418.168
70353 ; free virtual = 153262
Phase 3.2 Commit Most Macros & LUTRAMs
Phase 3.2 Commit Most Macros & LUTRAMs | Checksum: 120db6594
Time (s): cpu = 00:00:09; elapsed = 00:00:03. Memory (MB): peak = 2418.168; gain = 55.020; free physical = 1.000
70352; free virtual = 153262
Phase 3.3 Area Swap Optimization
Phase 3.3 Area Swap Optimization | Checksum: 12cbbff89
Time (s): cpu = 00:00:09; elapsed = 00:00:03. Memory (MB): peak = 2418.168; gain = 55.020; free physical =
70352; free virtual = 153262
Phase 3.4 Pipeline Register Optimization
Phase 3.4 Pipeline Register Optimization | Checksum: 12cbbff89
Time (s): cpu = 00:00:09; elapsed = 00:00:03. Memory (MB): peak = 2418.168; gain = 55.020; free physical =
70352; free virtual = 153262
Phase 3.5 Small Shape Detail Placement
Phase 3.5 Small Shape Detail Placement | Checksum: 144f226f7
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; qain = 55.020; free physical = 2418.168
70354 ; free virtual = 153264
Phase 3.6 Re-assign LUT pins
Phase 3.6 Re-assign LUT pins | Checksum: 144f226f7
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical =
70354 ; free virtual = 153264
Phase 3.7 Pipeline Register Optimization
Phase 3.7 Pipeline Register Optimization | Checksum: 144f226f7
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical = 2418.168
70354 ; free virtual = 153264
Phase 3 Detail Placement | Checksum: 144f226f7
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical = 2418.168
70354 ; free virtual = 153264
Phase 4 Post Placement Optimization and Clean-Up
Phase 4.1 Post Commit Optimization
Phase 4.1 Post Commit Optimization | Checksum: 144f226f7
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical =
70354 ; free virtual = 153264
Phase 4.2 Post Placement Cleanup
Phase 4.2 Post Placement Cleanup | Checksum: 144f226f7
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical =
70354; free virtual = 153263
Phase 4.3 Placer Reporting
Phase 4.3 Placer Reporting | Checksum: 144f226f7
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical =
70354; free virtual = 153263
Phase 4.4 Final Placement Cleanup
Phase 4.4 Final Placement Cleanup | Checksum: 1b809c133
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical =
70354 ; free virtual = 153263
Phase 4 Post Placement Optimization and Clean-Up | Checksum: 1b809c133
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical = 2418.168
70354 ; free virtual = 153263
```

```
Ending Placer Task | Checksum: f6ad9808
Time (s): cpu = 00:00:10; elapsed = 00:00:04. Memory (MB): peak = 2418.168; gain = 55.020; free physical = 2418.168
70372 ; free virtual = 153282
INFO: [Common 17-83] Releasing license: Implementation
41 Infos, 2 Warnings, 0 Critical Warnings and 0 Errors encountered.
place design completed successfully
place design: Time (s): cpu = 00:00:12; elapsed = 00:00:08. Memory (MB): peak = 2418.168; gain = 55.020;
free physical = 70372; free virtual = 153282
INFO: [Timing 38-480] Writing timing data to binary archive.
Writing placer database...
Writing XDEF routing.
Writing XDEF routing logical nets.
Writing XDEF routing special nets.
Write XDEF Complete: Time (s): cpu = 00:00:00.37 ; elapsed = 00:00:00.13 . Memory (MB): peak = 2418.168 ; gain
= 0.000 ; free physical = 70366 ; free virtual = 153278
INFO: [Common 17-1381] The checkpoint
'/nfs/home/l/1 heiwan/coen316/lab4/vivado/part2/lab4 part2/lab4 part2.runs/impl 1/cpu placed.dcp' has been
generated.
INFO: [runtcl-4] Executing : report_io -file cpu_io_placed.rpt
report_io: Time (s): cpu = 00:00:00.07 ; elapsed = 00:00:00.17 . Memory (MB): peak = 2418.168 ; gain = 0.000 ;
free physical = 70366 ; free virtual = 153276
INFO: [runtcl-4] Executing : report utilization -file cpu utilization placed.rpt -pb cpu utilization placed.pb
report_utilization: Time (s): cpu = 00:00:00.07; elapsed = 00:00:00.14. Memory (MB): peak = 2418.168; gain =
0.000 ; free physical = 70370 ; free virtual = 153281
INFO: [runtcl-4] Executing : report control sets -verbose -file cpu control sets placed.rpt
report_control_sets: Time (s): cpu = 00:00:00.03; elapsed = 00:00:00.10. Memory (MB): peak = 2418.168; gain
= 0.000 ; free physical = 70369 ; free virtual = 153279
Command: route design
Attempting to \overline{\text{get}} a license for feature 'Implementation' and/or device 'xc7a100t'
INFO: [Common 17-349] Got license for feature 'Implementation' and/or device 'xc7a100t'
Running DRC as a precondition to command route design
INFO: [DRC 23-27] Running DRC with 8 threads
WARNING: [DRC PLCK-12] Clock Placer Checks: Poor placement for routing between an IO pin and BUFG.
Resolution: Poor placement of an IO pin and a BUFG has resulted in the router using a non-dedicated path
between the two. There are several things that could trigger this DRC, each of which can cause unpredictable
clock insertion delays that result in poor timing. This DRC could be caused by any of the following: (a) a
clock port was placed on a pin that is not a CCIO-pin (b) the BUFG has not been placed in the same half of the
device or SLR as the CCIO-pin (c) a single ended clock has been placed on the N-Side of a differential pair
CCIO-pin.
This is normally an ERROR but the CLOCK_DEDICATED_ROUTE constraint is set to FALSE allowing your design to
continue. The use of this override is highly discouraged as it may lead to very poor timing results. It is
recommended that this error condition be corrected in the design.
            clk IBUF inst (IBUF.O) is locked to IOB X0Y82
            \verb|clk_IBUF_BUFG_inst| (BUFG.I) is provisionally placed by clockplacer on BUFGCTRL_X0Y0| \\
INFO: [Vivado Tcl 4-198] DRC finished with 0 Errors, 1 Warnings
INFO: [Vivado Tcl 4-199] Please refer to the DRC report (report drc) for more information.
Starting Routing Task
INFO: [Route 35-254] Multithreading enabled for route design using a maximum of 8 CPUs
Checksum: PlaceDB: 53719dcc ConstDB: 0 ShapeSum: a33bfa3c RouteDB: 0
Phase 1 Build RT Design
Phase 1 Build RT Design | Checksum: 12884b526
Time (s): cpu = 00:00:24; elapsed = 00:00:21. Memory (MB): peak = 2460.773; gain = 42.605; free physical =
70210; free virtual = 153121
Post Restoration Checksum: NetGraph: 2b6571ad NumContArr: fd1f4379 Constraints: 0 Timing: 0
Phase 2 Router Initialization
INFO: [Route 35-64] No timing constraints were detected. The router will operate in resource-optimization mode.
Phase 2.1 Fix Topology Constraints
Phase 2.1 Fix Topology Constraints | Checksum: 12884b526
Time (s): cpu = 00:00:24; elapsed = 00:00:21. Memory (MB): peak = 2466.762; gain = 48.594; free physical =
70179 ; free virtual = 153089
Phase 2.2 Pre Route Cleanup
Phase 2.2 Pre Route Cleanup | Checksum: 12884b526
Time (s): cpu = 00:00:24; elapsed = 00:00:21. elapsed = 2466.762; elapsed = 24660; elapsed = 2466.762; elapsed = 24660;
70179 ; free virtual = 153089
```

```
Number of Nodes with overlaps = 0
Phase 2 Router Initialization | Checksum: 1612e7d2a
Time (s): cpu = 00:00:25; elapsed = 00:00:21. Memory (MB): peak = 2476.027; gain = 57.859; free physical =
70169; free virtual = 153080
Phase 3 Initial Routing
Phase 3 Initial Routing | Checksum: f5895377
Time (s): cpu = 00:00:26; elapsed = 00:00:21. Memory (MB): peak = 2480.027; gain = 61.859; free physical =
70169; free virtual = 153080
Phase 4 Rip-up And Reroute
Phase 4.1 Global Iteration 0
Number of Nodes with overlaps = 150
 Number of Nodes with overlaps = 1
 Number of Nodes with overlaps = 0
Phase 4.1 Global Iteration 0 | Checksum: 14242920f
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2480.027; gain = 61.859; free physical = content = 1.859; content = 
70168 ; free virtual = 153079
Phase 4 Rip-up And Reroute | Checksum: 14242920f
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2480.027; gain = 61.859; free physical =
70168; free virtual = 153079
Phase 5 Delay and Skew Optimization
Phase 5 Delay and Skew Optimization | Checksum: 14242920f
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2480.027; gain = 61.859; free physical =
70168 ; free virtual = 153079
Phase 6 Post Hold Fix
Phase 6.1 Hold Fix Iter
Phase 6.1 Hold Fix Iter | Checksum: 14242920f
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2480.027; gain = 61.859; free physical =
70168 ; free virtual = 153079
Phase 6 Post Hold Fix | Checksum: 14242920f
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2480.027; gain = 61.859; free physical =
70168 ; free virtual = 153079
Phase 7 Route finalize
Router Utilization Summary
   Global Vertical Routing Utilization = 0.296644 %
   Global Horizontal Routing Utilization = 0.356067 %
   Routable Net Status*
   *Does not include unroutable nets such as driverless and loadless.
   Run report route status for detailed report.
                                                             = 0
   Number of Failed Nets
   Number of Unrouted Nets
                                                              = 0
   Number of Partially Routed Nets
  Number of Node Overlaps
                                                              = 0
Congestion Report
North Dir 1x1 Area, Max Cong = 34.2342%, No Congested Regions.
South Dir 1x1 Area, Max Cong = 44.1441%, No Congested Regions.
East Dir 1x1 Area, Max Cong = 42.6471\%, No Congested Regions.
West Dir 1x1 Area, Max Cong = 38.2353%, No Congested Regions.
Reporting congestion hotspots
Direction: North
Congested clusters found at Level 0
Effective congestion level: 0 Aspect Ratio: 1 Sparse Ratio: 0
Direction: South
Congested clusters found at Level 0
Effective congestion level: 0 Aspect Ratio: 1 Sparse Ratio: 0
```

```
Direction: East
Congested clusters found at Level 0
Effective congestion level: 0 Aspect Ratio: 1 Sparse Ratio: 0
Direction: West
Congested clusters found at Level 0
Effective congestion level: 0 Aspect Ratio: 1 Sparse Ratio: 0
Phase 7 Route finalize | Checksum: 14242920f
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2480.027; gain = 61.859; free physical =
70169; free virtual = 153079
Phase 8 Verifying routed nets
Verification completed successfully
Phase 8 Verifying routed nets | Checksum: 14242920f
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2482.027; gain = 63.859; free physical = 2482.027
70168 ; free virtual = 153079
Phase 9 Depositing Routes
Phase 9 Depositing Routes | Checksum: 16ee01053
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2482.027; gain = 63.859; free physical =
70169 ; free virtual = 153079
INFO: [Route 35-16] Router Completed Successfully
Time (s): cpu = 00:00:28; elapsed = 00:00:22. Memory (MB): peak = 2482.027; gain = 63.859; free physical =
70203 ; free virtual = 153113
Routing Is Done.
INFO: [Common 17-83] Releasing license: Implementation
54 Infos, 3 Warnings, 0 Critical Warnings and 0 Errors encountered.
route design completed successfully
route design: Time (s): cpu = 00:00:30; elapsed = 00:00:26. Memory (MB): peak = 2482.027; gain = 63.859;
free physical = 70203 ; free virtual = 153113
INFO: [Timing 38-480] Writing timing data to binary archive.
Writing placer database...
Writing XDEF routing.
Writing XDEF routing logical nets.
Writing XDEF routing special nets.
Write XDEF Complete: Time (s): cpu = 00:00:00.34 ; elapsed = 00:00:00.13 . Memory (MB): peak = 2482.027 ; gain
= 0.000 ; free physical = 70196 ; free virtual = 153110
INFO: [Common 17-1381] The checkpoint
'/nfs/home/1/1 heiwan/coen316/lab4/vivado/part2/lab4 part2/lab4 part2.runs/impl 1/cpu routed.dcp' has been
generated.
INFO: [runtcl-4] Executing : report_drc -file cpu_drc_routed.rpt -pb cpu_drc_routed.pb -rpx cpu_drc_routed.rpx
Command: report_drc -file cpu_drc_routed.rpt -pb cpu_drc_routed.pb -rpx cpu_drc_routed.rpx
INFO: [DRC 23-27] Running DRC with 8 threads
INFO: [Coretcl 2-168] The results of DRC are in file
/nfs/home/1/1 heiwan/coen316/lab4/vivado/part2/lab4 part2/lab4 part2.runs/impl 1/cpu drc routed.rpt.
report drc completed successfully
INFO: [runtcl-4] Executing : report methodology -file cpu methodology drc routed.rpt -pb
cpu methodology drc routed.pb -rpx cpu methodology drc routed.rpx
Command: report_methodology -file cpu_methodology_drc_routed.rpt -pb cpu_methodology_drc_routed.pb -rpx
cpu_methodology_drc_routed.rpx
INFO: [Timing 38-35] Done setting XDC timing constraints.
INFO: [Timing 38-35] Done setting XDC timing constraints.
INFO: [DRC 23-133] Running Methodology with 8 threads
INFO: [Coretcl 2-1520] The results of Report Methodology are in file
/nfs/home/1/1\_heiwan/coen316/lab4/vivado/part2/lab4\_part2.lab4\_part2.runs/impl\_1/cpu\_methodology\_drc\_routed.rpt
report methodology completed successfully
INFO: [runtcl-4] Executing : report_power -file cpu_power_routed.rpt -pb cpu_power_summary_routed.pb -rpx
cpu power routed.rpx
Command: report_power -file cpu_power_routed.rpt -pb cpu_power_summary_routed.pb -rpx cpu_power_routed.rpx
WARNING: [Power 33-232] No user defined clocks were found in the design!
Resolution: Please specify clocks using create_clock/create_generated_clock for sequential elements. For pure
combinatorial circuits, please specify a virtual clock, otherwise the vectorless estimation might be inaccurate
INFO: [Timing 38-35] Done setting XDC timing constraints.
Running Vector-less Activity Propagation...
Finished Running Vector-less Activity Propagation
```

```
Invalid argument
66 Infos, 4 Warnings, 0 Critical Warnings and 0 Errors encountered.
report power failed
INFO: [runtcl-4] Executing : report_route_status -file cpu_route_status.rpt -pb cpu_route_status.pb
INFO: [runtcl-4] Executing : report_timing_summary -max_paths 10 -file cpu_timing_summary_routed.rpt -pb
cpu timing summary routed.pb -rpx cpu timing summary routed.rpx -warn on violation
INFO: [Timing 38-91] UpdateTimingParams: Speed grade: -1, Delay Type: min max, Timing Stage: Requireds.
INFO: [Timing 38-191] Multithreading enabled for timing update using a maximum of 8 CPUs
WARNING: [Timing 38-313] There are no user specified timing constraints. Timing constraints are needed for
proper timing analysis.
INFO: [runtcl-4] Executing: report incremental reuse -file cpu incremental reuse routed.rpt
INFO: [Vivado_Tcl 4-545] No incremental reuse to report, no incremental placement and routing data was found.
INFO: [runtcl-4] Executing : report clock utilization -file cpu clock utilization routed.rpt
INFO: [runtcl-4] Executing : report_bus_skew -warn_on_violation -file cpu_bus_skew_routed.rpt -pb
cpu_bus_skew_routed.pb -rpx cpu_bus_skew_routed.rpx
INFO: [Timing 38-91] UpdateTimingParams: Speed grade: -1, Delay Type: min max, Timing Stage: Requireds.
INFO: [Timing 38-191] Multithreading enabled for timing update using a maximum of 8 CPUs
INFO: [Common 17-206] Exiting Vivado at Wed Nov 22 20:09:27 2023...
*** Running vivado
   with args -log cpu.vdi -applog -m64 -product Vivado -messageDb vivado.pb -mode batch -source cpu.tcl -
notrace
***** Vivado v2018.2 (64-bit)
 **** SW Build 2258646 on Thu Jun 14 20:02:38 MDT 2018
 **** IP Build 2256618 on Thu Jun 14 22:10:49 MDT 2018
   ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
source cpu.tcl -notrace
Command: open checkpoint cpu routed.dcp
Starting open_checkpoint Task
Time (s): cpu = 00:00:00.00; elapsed = 00:00:00.24. Memory (MB): peak = 1343.125; gain = 0.000; free
physical = 71120; free virtual = 154032
INFO: [Netlist 29-17] Analyzing 240 Unisim elements for replacement
INFO: [Netlist 29-28] Unisim Transformation completed in O CPU seconds
INFO: [Project 1-479] Netlist was created with Vivado 2018.2
INFO: [Device 21-403] Loading part xc7a100tcsg324-1
INFO: [Project 1\text{--}570] Preparing netlist \mathbf{for} logic optimization
INFO: [Timing 38-478] Restoring timing data from binary archive.
```

