# CYCLONEV\_5CEFA2 CORE BOARD

**USER MANUAL** 



# **Preface**

The QMTech® Cyclone V SDRAM Development Kit uses Altera(Intel) 5CEFA2F23 device to demonstrate the industry's lowest system cost and power, along with performance levels that make the device family ideal for differentiating your high-volume applications. You'll get up to 40% lower total power compared with the previous generation, efficient logic integration capabilities, integrated transceiver variants, and SoC FPGA variants with an ARM®-based hard processor system (HPS).



## **Table of Contents**

| 1. | INTRODUCTION    |                                    |                                 |    |  |
|----|-----------------|------------------------------------|---------------------------------|----|--|
|    | 1.1             | Docun                              | MENT SCOPE                      | 3  |  |
|    | 1.2             |                                    | ERVIEW                          |    |  |
|    | 1.3             |                                    | P VIEW                          |    |  |
| 2. | GETTING STARTED |                                    |                                 |    |  |
|    | 2.2             | QM_CYCLONEV_5CEFA2 HARDWARE DESIGN |                                 |    |  |
|    |                 | 2.2.1                              | _                               |    |  |
|    |                 | 2.2.2                              |                                 |    |  |
|    |                 | 2.2.3                              |                                 |    |  |
|    |                 | 2.2.4                              | QM_CycloneV_5CEFA2 System Clock |    |  |
|    |                 | 2.2.1                              | QM_CycloneV_5CEFA2 JTAG Port    |    |  |
|    |                 | 2.2.2                              | QM_CycloneV_5CEFA2 Power Supply |    |  |
|    |                 | 2.2.3                              | QM CycloneV 5CEFA2 Extension IO |    |  |
|    |                 | 2.2.4                              | QM CycloneV 5CEFA2 User LED     |    |  |
|    |                 | 2.2.5                              | QM_CycloneV_5CEFA2 User Key     |    |  |
| 3. | REFER           | ENCE                               |                                 |    |  |
| 1  | REV/IS          |                                    | X                               | 12 |  |



### 1. Introduction

#### 1.1 Document Scope

This demo user manual introduces the QM\_CycloneV\_5CEFA2 core board and describes how to setup the core board running with application software Altera Quartus II 15.1. Users may employee the on board rich logic resource FPGA 5CEFA2F23I7N and large SDRAM memory W9825G6KH-6 to implement various applications. The core board also has 108 non-multiplexed FPGA IOs for extending customized modules, such as UART module, CMOS/CCD camera module, LCD/HDMI/VGA display module etc.

#### 1.2 Kit Overview

Below section lists the parameters of the QM\_CycloneV\_5CEFA2:

- On-Board FPGA: 5CEFA2F23I7N;
- On-Board FPGA external crystal frequency: 50MHz;
- 5CEFA2F23I7N has rich block RAM resource up to 1760Kb;
- 5CEFA2F23I7N has 25K Logic elements;
- On-Board W25Q64 SPI Flash, 8M bytes for user configuration code;
- On-Board 32MB Winbond SDRAM, W9825G6KH-6;
- On-Board 3.3V power supply for FPGA by using MP2315 wide input range DC/DC;
- QM\_CycloneV\_5CEFA2 core board has two 64p, 2.54mm pitch headers for extending user IOs. All IOs are precisely designed with length matching;
- QM CycloneV 5CEFA2 core board has 3 user switches;
- QM CycloneV 5CEFA2 core board has 2 user LEDs;
- QM CycloneV 5CEFA2 core board has JTAG interface, by using 10p, 2.54mm pitch header;
- QM CycloneV 5CEFA2 core board PCB size is: 6.7cm x 8.4cm;
- Default power source for core board is: 1A@5VDC, the DC header type: DC-050, 5.5mmx2.1mm;

#### 1.3 Kit Top View



Figure 1-1. QM CycloneV 5CEFA2 Top View



# 2. Getting Started

Below image shows the dimension of the QM\_CycloneV\_5CEFA2 core board: 67.1mm x 84.1mm. The unit in below image is millimeter(mm).



Figure 2-1. QM\_CycloneV\_5CEFA2 Dimension

The QM\_CycloneV\_5CEFA2 core board tool chain consists of Altera Quartus II 15.1, Altera USB Blaster cable, 5CEFA2F23 core board and 5V DC power supply. Below image shows the Altera Quartus II 15.1 development environment which could be downloaded from Altera(Intel) office website:





## 2.2 QM\_CycloneV\_5CEFA2 Hardware Design

#### 2.2.1 QM\_CycloneV\_5CEFA2 Power Supply

The core board needs 5V DC input as power supply which could be directly injected from power header or the 64P header U7/U8. Users may refer to the hardware schematic for the detailed design. The on board LED D4 indicates the 3.3V supply, it will be turned on when the 5V power supply is active. In default status, all the FPGA banks IO power level is 3.3V because bank power supply is 3.3V

Note: FPGA core supply 1.1V is regulated by On-Semi DC/DC chip NCP1529 which could output maximum 1A current.



Figure 2-2. Power Supply for the FPGA



#### 2.2.2 QM\_CycloneV\_5CEFA2 SDRAM Memory

QM\_CycloneV\_5CEFA2 has on board 16bit width data bus, 32MB memory size W9825G6KH-6 SDRAM provided by Winbond. Below image shows the detailed hardware design:



# QM\_CycloneV\_5CEFA2\_SPI Boot

QM\_CycloneV\_5CEFA2 boots from external SPI Flash, detailed hardware design is shown in below figure. The SPI flash is using W25Q64 manufactured by Winbond, with 64Mbit memory storage.

Note: The SPI Flash is designed with x1 mode.



Figure 2-4. SPI Flash



2.2.3

Below image shows the hardware configuration of MSEL[4:0]: 10011, in which way will make the FPGA boot from Active Serial (x1 or x4) Standard Mode:



Figure 2-5. MSEL Settings

#### 2.2.4 QM\_CycloneV\_5CEFA2 System Clock

The QM\_CycloneV\_5CEFA2 has system clock frequency 50MHz which is directly provided by external crystal. The crystal is designed with high accuracy and stability with low temperature drift 10ppm/°c. Below image shows the detailed hardware design:



Figure 2-6. 50MHz System Clock

#### 2.2.1 QM\_CycloneV\_5CEFA2 JTAG Port

The on board JTAG port uses 10P 2.54mm pitch header which could be easily connected to Altera USB blaster cable. Below image shows the hardware design of the JTAG port:



Figure 2-7. JTAG Port



#### 2.2.2 QM\_CycloneV\_5CEFA2 Power Supply

The core board's 3.3V power supply is using high efficiency DC/DC chip MP2315 provided by MPS Inc. The MP2315 supports wide voltage input range from 4.5V to 24V. In normal use case, 5V DC power supply is suggested to be applied on the board. Below image shows the MP2315 hardware design:



Figure 2-8. MP2315 Hardware Design

The core board's 2.5V and 1.1V FPGA core voltage power supply is using high efficiency DC/DC chip NCP1529 provided by On-Semi Inc.



Figure 2-9. NCP1529 Hardware Design



#### 2.2.3 QM\_CycloneV\_5CEFA2 Extension IO

The core board has two 64P 2.54mm pitch female headers which are used for extending user modules, such as ADC/DAC module, audio/video module, ethernet module, etc.





## 2.2.4 QM\_CycloneV\_5CEFA2 User LED

Below image shows one user LED and 3.3V power supply indicator:



Figure 2-11. User LEDs

## 2.2.5 QM\_CycloneV\_5CEFA2 User Key

Below image shows the nCONFIG key and two user keys:



Figure 2-12. User Keys



#### Reference 3.

- [1] 5cefa2-sdram-20191204-V02.pdf
- [2] cv\_5v2\_Cyclone V Device Handbook.pdf
  [3] an662\_Arria V and Cyclone V Design Guidelines.pdf
  [4] cv\_51001\_Cyclone V Device Overview.pdf

- [5] cv\_51002\_Cyclone V Device Datasheet.pdf
   [6] pcg-01014\_Cyclone® V Device Family Pin Connection Guidelines.pdf





# 4. Revision

| Doc. Rev. | Date       | Comments                                                     |
|-----------|------------|--------------------------------------------------------------|
| 0.1       | 1/1/2018   | Initial Version.                                             |
| 1.0       | 7/1/2018   | V1.0 Formal Release.                                         |
| 2.0       | 12/05/2019 | SPI Flash replaced by W25Q64. SDRAM replaced by W9825G6KH-6. |



