# **VITIS REPORT**

- **O** ABSTRACT
- **MATHEMATICAL PROBLEM**
- 2 ALGORITHM AND CODE
- **SECTION**
- 4 FINAL RESULTS

VITIS REPORT 1



## **ABSTRACT**

The goal of this project is to implement the same code used in the first EUMaster4HPC Challenge into an FPGA environment, investigate its numerous optimizations, achieve adequate performance, and compare to other architectures that have made use of various parallelization approaches.

To do this, we choose to simulate the operation of an FPGA using Vitis, a tool provided accessible by Xilinx, to produce an RTL code that can subsequently be performed on a physical board.

Therefore, the fundamental goal of the project has been to write code that is as scalable, portable, and performs as well as possible while utilizing as many low-level optimizations as the architecture permits.

ABSTRACT 1



### MATHEMATICAL PROBLEM

The Poisson equation is a partial differential equation that arises in many areas of science and engineering, including electrostatics, heat transfer, fluid mechanics, and image processing. The solution represents the potential, temperature, fluid velocity, or image intensity, depending on the application.

The equation reads

$$abla^2
u(x,y) = f(x,y)$$
 in  $\Omega \subseteq \mathbb{R}^2$ 

since we are in a two-dimensional domain. In this case, we consider f(x,y)=sin(x+y).

We can pursue the discretization of the problem; we use the Finite Difference Method. We remember that  $\nabla^2 \nu(x,y) = \nabla \cdot (\nabla \nu(x,y))$  and we introduce a mesh of length h.

So we have

$$egin{aligned} 
abla \cdot 
u(x,y) &= rac{d}{dx} 
u(x,y) \,+\, rac{d}{dy} 
u(x,y) &= \ &= rac{1}{h} (
u(x+h,y) \,-\, 
u(x,y)) \,+\, rac{1}{h} (
u(x,y+h) \,-\, 
u(x,y)) &= \ &= rac{
u(x,y+h) \,-\, 2
u(x,y) \,+\, 
u(x+h,y)}{h}. \end{aligned}$$

Then the discretization leads to

$$egin{aligned} 
abla \cdot (
abla 
u(x,y)) &= rac{d^2}{dx^2} 
u(x,y) \, + \, rac{d^2}{dy^2} 
u(x,y) &= \ &= rac{
u'(x,y+h) \, - \, 2
u'(x,y) \, + \, 
u'(x+h,y)}{h} = \ &= rac{
u(x+2h,y+h) \, + \, 
u(x+h,y+2h) \, - \, 4
u(x+h,y+h) \, + \, 
u(x,y+h) \, + \, 
u(x+h,y)}{h^2} \end{aligned}$$

By renaming the function values and organizing those into a matrix, we obtain

$$abla^2
u_{i,j} = rac{1}{h^2}(
u_{i+1,j} \ + \ 
u_{i,j+1} \ - \ 4
u_{i,j} \ + \ 
u_{i-1,j} \ + \ 
u_{i,j-1}) = f_{i,j}.$$

This way to write the Poisson 2D problem leads to the linear system

$$Tv = h^2 f$$
,

where

$$T = pentadiag(1,1,-4,1,1).$$

This linear system will be solved iteratively with the Jacobi Method.



## ALGORITHM AND CODE

The algorithm we applied is the Iterative Jacobi Method.

Starting from an initial guess  $v^{\left(0\right)}$  we apply the following stencil algorithm:

$$v^{(k+1)} = D^{-1}(h^2 f - Rv^{(k)}),$$

where D = diag(T) and R = T - D.

We carry on until we meet the stopping criterion, based on the error

$$e^{(k)} = rac{\xi^{(k)} imes N_x imes N_y}{\sum_{i=1}^{N_x imes N_y} |v_i^{(k)}|},$$

where  $\xi_i^{(k+1)} = x_i^{(k+1)} - x_i^{(k)}$  is the distance between two consecutive iteratons and  $\xi^{(k)} = \max_i |\xi_i^{(k)}|$  is the max between all the components of the distance vector; so the exit condition will be e < E, where E can be chosen at will.

Basically, what we are doing is using the four nearest neighbors in terms of the increment h of every partition element of the domain.



We considered only the matrix, organized by rows within a pointer, to compute solution values at each iteration.

```
d = std::fabs(vp[NX*iy+ix] - v[NX*iy+ix]);
e = (d > e) ? d : e;  //max d
```

As we can see from the last picture, the error is updated at each iteration for every vector value, and at the end the "worst" coordinate distance is stored on the e variable.

The values on the border are copied as shown in the following images:



The boundary conditions are updated at each iteration. Please note that the corners were left equal to 0 from the start.

Then we created a variable w where accumulate the sum of the values norm and afterwards we divided that for the number of elements.

Finally, we divided the error for the variable w.

```
w /= (NX * NY);
e /= w;
n++;
```

Lastly, the exit condition is checked at the end of the external loop.

```
*numIter = n;
*convFPGA = (e < EPS ? true : false);</pre>
```

Information about the convergence of the method is stored through these pointers.

This is the original code, and then we carried on with some interesting optimizations.



## **VITIS**

#### 3.1 Introduction and workflow

High-Level Synthesis (HLS) is an automated design process that takes an abstract behavioral specification of a digital system and generates a register-transfer-level structure that realizes the given behavior.

The Vitis HLS tool synthesizes a C or C++ function into RTL code for implementation in the programmable logic (PL) region of a Versal Adaptive SoC, Zynq MPSoC, or AMD FPGA device.

We are going to use the Zynq Ultrascale+ ZCU106 Evaluation Platform board.

The flow using HLS had the following steps:

- 1. Write the algorithm at a high abstraction level using C
- 2. Verify the correctness of the program doing a C-Simulation
- 3. Generate the RTL code doing a C-Synthesis
- 4. Check the correctness of RTL through a Co-Simulation
- 5. Optimize the code until performance goals are met

We tested a lot using a 16x16 matrix.

After the github repository was created (it is available here <a href="https://github.com/AndreaOrtenzi/MdP-Poisson2DJacobi">https://github.com/AndreaOrtenzi/MdP-Poisson2DJacobi</a>), we proceeded with some pragma directives in order to establish a connection between the Vitis kernel and physical FPGA ports.

```
void kernel(REAL *v_out, bool *convFPGA, unsigned int *numIter) {

#pragma HLS INTERFACE m_axi depth=NX*NY port=v_out bundle=gmem0
#pragma HLS INTERFACE m_axi depth=1 port=convFPGA bundle=gmem1
#pragma HLS INTERFACE m_axi depth=1 port=numIter bundle=gmem1

#pragma HLS INTERFACE s_axilite port=v_out
#pragma HLS INTERFACE s_axilite port=convFPGA
#pragma HLS INTERFACE s_axilite port=numIter
#pragma HLS INTERFACE s_axilite port=return
```

The Vitis kernel is very easy to compile both in C-Simulation and in C-Synthesis, and it offers a comfortable interface to visualize results.

C-Simulation outputs are simple to read and understand; they are exactly the same as the original C code. Conversely, C-Synthesis outputs must be analyzed more carefully; in fact, C-Synthesis data are organized in some tables, like that shown in the picture below, where we are analyzing the original code performances.

Here we have all the information about our synthesis, like latency in cycles, interval, trip count, floating point operations, and this is for all the loops we are going to select and optimize.



We tried to deactivate all automatic optimizations with the command HLS PIPELINE off. We can see the results in the above picture, where it is clear that the software is not doing pipelines in any loops.

Here the total number of clock cycles is shown, depending on the architecture and the clock period; the iteration latency, i.e., how many cycles a single iteration has; and trip count reports the number of pipeline rows our RTL code has.

Interval stands for initiation interval, and it represents the number of operations the program will wait to start the execution of the next pipeline.



We know that the software Vitis automatically does the optimizations it is able to do. If it is not possible, Vitis will generate a warning indicating what type of problem it has found.

#### 3.2 State-of-the-art

The state-of-the-art of the Poisson 2D problem solved with FPGA architecture is not very developed. In fact, GPU and CPU parallel purposes are often more efficient.

However, there are papers about hardware implementation (Vivado or VHDL) that exploit the memory locality and compare the power consumption between different architectures.

There is also an article about the V-cycle Multigrid method, where it is shown the robustness of this solver compared to the Jacobi and SOR methods.

That is interesting, even if we know that Jacobi is not so efficient, mostly when considering big problems, because solutions are not updated following the residual.

We decided to use Jacobi because of the easier implementation and the reduced matrix size we are going to use.

## 3.3 Optimization

We implemented three types of optimization

- pragma pipeline and loop unrolling
- code and memory optimization
- fixed-point variables

If we try to activate all the optimizations in the while\_loop, we get this result from the synthesis.



There has been a significant improvement in the performances, but we have some warnings and memory dependencies those can make our program slow or can cause errors in Co-Simulation phase.

In order to exploit some properties of the code and remove the data dependencies, we decided to partition the arrays into single variables with the directive

HLS ARRAY\_PARTITION variable=<namevar> type=complete dim=1.

To correctly partition the array and consider variables, we need to copy the solution into a new array in the last codeline, and so change the first kernel input.



Instead of calculating w in the same loops with the array v, we decided to compute that in a separate loop.

In this way, Vitis will be free to optimize all the loops containing the array v without data dependencies.



To optimize also the loop on w, we decided to accumulate partial sums of the rows in a new variable  $w\_local$  using a completely unrolled loop and then assemble w in the more external loop.

Watching the results, we noticed that the error calculation required a lot of work.

We decided to compute the error once every two iterations, and this allowed us to use a ping-pong buffer instead of copying the full array at each iteration.

At this point, the last part that we could optimize with pragmas was the initialization. To exploit the board space we've also unrolled that loop.

```
constexpr unsigned int unroll_factor = 1<<4;

inline void initialization(REAL *f, REAL *v){

    // Initialize input
    init_loop:for (int iy = 0; iy < NY; iy++) {

        in_init_loop:for (int ix = 0; ix < NX; ix++) {

        #pragma HLS PIPELINE

        #pragma HLS UNROLL factor=unroll_factor

        const REAL x = 2.0 * ix / (NX - 1.0) - 1.0;

        const REAL y = 2.0 * iy / (NY - 1.0) - 1.0;

        // forcing term is a sinusoid
        f[NX * iy + ix] = sin(x + y);
        v[NX * iy + ix] = 0.0;
    }
}</pre>
```

Adding these directives, we can see immediately some improvement in the initialization function.



As we can see, both latency in cycles and iteration latency gained one order of magnitude.

The last optimization technique we tested is to use fixed-point variables and fixed-point arithmetic operations. Knowing that fixed-point have a limited precision we decided to create an auxiliary method to compute the error between the solution obtained using double and that one using fixed-point. We implemented the fixed-point representation with its enclosed functions, and at the end the performance results are shown in the picture below.



As excepted, this is the best results we have obtained.



### FINAL RESULTS

Starting from the original code without any optimization, we gained two orders of magnitude.

The most visible improvements were found when applying the array partition; this technique optimizes the memory accesses and leads to faster usage of the FPGA on the array values. The design trade-off is between performance and the number of RAMs or registers required to achieve it.



Another important improvement has been made using fixed-point variables.

In this case, we gained almost 17% in performance because of the hardware resource savings and the easier computation. Using variable type  $ap\_fixed < 32,5 >$ , i.e. numbers with 32 total digits and 5 integer digits, the iterative method is going to do approximately 1% more iterations, but it is also going to compute faster.

The program, using fixed-point representation, seems to be able to correctly manage the data dependency in the loop for the calculation of w.

Unfortunately, we were not able to synthesize the code with a matrix size of 32x32 or more, so we are not sure about the RTL behavior in a larger dimension.

Some eventual extensions of our problem should be executing the RTL code on a physical board; Amazon Web Services offers some FPGAs under payment, which should make it interesting to analyze the scalability and portability of the code.

FINAL RESULTS 1

A comparison between FPGA and GPU, for example, should be less interesting because the GPU is definitely faster when you work in parallel. Conversely, FPGAs are used when you want to introduce redundancy to the data and where energy consumption is more important.

FINAL RESULTS 2