# UART Interfacing on eYFi-Mega Board

e-Yantra Team

Embedded Real-Time Systems (ERTS) Lab Indian Institute of Technology, Bombay

> IIT Bombay July 6, 2022





Parallel v/s Serial Interface Motivation Synchronization Synchronous v/s Asynchronous

# Parallel v/s Serial Interface





# Parallel v/s Serial Interface







Parallel v/s Serial Interface Motivation Synchronization Synchronous v/s Asynchronous

## Motivation for Serial Interface





Parallel v/s Serial Interface Motivation Synchronization Synchronous v/s Asynchronous

## Motivation for Serial Interface

• Sending data a single bit at a time





- Sending data a single bit at a time
- Why not send data in parallel?
- Why bother with parallel to serial and serial to parallel conversions?





- Sending data a single bit at a time
- Why not send data in parallel?
- Why bother with parallel to serial and serial to parallel conversions?

Several situations where serial interface is preferable:

Transmitter and receiver are remote





3/14

- Sending data a single bit at a time
- Why not send data in parallel?
- Why bother with parallel to serial and serial to parallel conversions?

Several situations where serial interface is preferable:

- Transmitter and receiver are remote
- Difficult to ensure all bits on parallel bus have same delay







- Sending data a single bit at a time
- Why not send data in parallel?
- Why bother with parallel to serial and serial to parallel conversions?

Several situations where serial interface is preferable:

- Transmitter and receiver are remote
- Difficult to ensure all bits on parallel bus have same delay
- Difference in delay comparable to data rate





- Sending data a single bit at a time
- Why not send data in parallel?
- Why bother with parallel to serial and serial to parallel conversions?

Several situations where serial interface is preferable:

- Transmitter and receiver are remote
- Difficult to ensure all bits on parallel bus have same delay
- Difference in delay comparable to data rate

How do we send data serially?





- Sending data a single bit at a time
- Why not send data in parallel?
- Why bother with parallel to serial and serial to parallel conversions?

Several situations where serial interface is preferable:

- Transmitter and receiver are remote
- Difficult to ensure all bits on parallel bus have same delay
- Difference in delay comparable to data rate

How do we send data serially?

Transmitter and Receiver must agree on the order in which the bits will be sent.





Parallel v/s Serial Interface Motivation Synchronization Synchronous v/s Asynchronous

# Synchronization

Must match the data out rate (at Tx) and data in rate (at Rx)





Parallel v/s Serial Interface Motivation Synchronization Synchronous v/s Asynchronous

# Synchronization

- Must match the data out rate (at Tx) and data in rate (at Rx)
- Adjust clock phase at Rx to sample serial line when stable and not when data is changing





4/14

## Synchronization

- Must match the data out rate (at Tx) and data in rate (at Rx)
- Adjust clock phase at Rx to sample serial line when stable and not when data is changing

How can this be ensured?





# Synchronization

- Must match the data out rate (at Tx) and data in rate (at Rx)
- Adjust clock phase at Rx to sample serial line when stable and not when data is changing

How can this be ensured?

Synchronous communication OR







# Synchronization

- Must match the data out rate (at Tx) and data in rate (at Rx)
- Adjust clock phase at Rx to sample serial line when stable and not when data is changing

How can this be ensured?

- Synchronous communication OR
- Asynchronous communication





Parallel v/s Serial Interface Motivation Synchronization Synchronous v/s Asynchronous

# Synchronous v/s Asynchronous





# Synchronous v/s Asynchronous

| Parameters              | Synchronous           | Asynchronous       |
|-------------------------|-----------------------|--------------------|
| Clock signal            | Required              | Not required       |
| Overhead bits           | Not required          | Required           |
| Data transmission speed | Fast                  | Slow               |
| Data Tx/Rx              | Blocks or frames      | Bytes or character |
| Examples                | I <sup>2</sup> C, SPI | UART               |









 Universal Asynchronous Receiver Transmitter (UART) is used to communicate data between micro-controller and PC or other devices.





- Universal Asynchronous Receiver Transmitter (UART) is used to communicate data between micro-controller and PC or other devices.
- UART requires two lines for communication
  - Receive RX
  - 2 Transmit TX





- Universal Asynchronous Receiver Transmitter (UART) is used to communicate data between micro-controller and PC or other devices.
- UART requires two lines for communication
  - Receive RX
  - 2 Transmit TX











• An external clock signal is not required.





- An external clock signal is not required.
- Extra rules or mechanisms are needed to ensure reliable, error-free sending and receiving of data, which are:





- An external clock signal is not required.
- Extra rules or mechanisms are needed to ensure reliable, error-free sending and receiving of data, which are:
  - Data Packet
    - Synchronization Bits
    - Data Bits
    - Parity Bits
  - Baud Rate

















- Synchronization Bits
  - Start (1 bit) transition on idle data line from 1 to 0.
  - Stop (1-2 bit/s) transition back to idle state, holding the line at 1.







- Synchronization Bits
  - Start (1 bit) transition on idle data line from 1 to 0.
  - Stop (1-2 bit/s) transition back to idle state, holding the line at 1.
- Oata Bits
  - Number of data bits
  - Endianness of data bits







- Synchronization Bits
  - Start (1 bit) transition on idle data line from 1 to 0.
  - Stop (1-2 bit/s) transition back to idle state, holding the line at 1.
- Oata Bits
  - Number of data bits
  - Endianness of data bits
- Parity Bits
  - Low-level and simple form of error checking.
  - It can be odd or even.









 It indicates the rate at which data transfer will occur between two or more devices.





- It indicates the rate at which data transfer will occur between two or more devices.
- The unit is bits-per-second (bps).





- It indicates the rate at which data transfer will occur between two or more devices.
- The unit is bits-per-second (bps).
- Baud rates can take any value; but devices must agree to operate on same rate, as communication is asynchronous.





- It indicates the rate at which data transfer will occur between two or more devices.
- The unit is bits-per-second (bps).
- Baud rates can take any value; but devices must agree to operate on same rate, as communication is asynchronous.
- Commonly used baud rates are 1200, 2400, 4800, 9600, 19200, 38400, 57600, and 115200.





#### Baud Rate

- It indicates the rate at which data transfer will occur between two or more devices.
- The unit is bits-per-second (bps).
- Baud rates can take any value; but devices must agree to operate on same rate, as communication is asynchronous.
- Commonly used baud rates are 1200, 2400, 4800, 9600, 19200, 38400, 57600, and 115200.
- These baud rates are achieved in micro-controller by dividing the clock frequency.









Send the data "Hi" with UART configuration 9600-8N1.
 Determine the number of packets transferred per second.





- Send the data "Hi" with UART configuration 9600-8N1.
  Determine the number of packets transferred per second.
  - $\bigcirc$  9600  $\Rightarrow$  Baud Rate
  - ② 8 ⇒ Number of data bits in a frame
  - N ⇒ No Parity bits
  - $\mathbf{0} \ \mathbf{1} \Rightarrow 1 \text{ Stop bit}$

  - $\mathbf{0}$  "i"  $\Rightarrow$  ASCII value =  $\mathbf{0b01101001}$





- Send the data "Hi" with UART configuration 9600-8N1.
  Determine the number of packets transferred per second.
  - $\bigcirc$  9600  $\Rightarrow$  Baud Rate
  - ② 8 ⇒ Number of data bits in a frame
  - N ⇒ No Parity bits
  - $\mathbf{0} \ \mathbf{1} \Rightarrow 1 \text{ Stop bit}$

  - $\mathbf{0}$  "i"  $\Rightarrow$  ASCII value =  $\mathbf{0b01101001}$
  - **⊘** Endianness ⇒ Little-endian, by default

- 10 bits per packet (1-Start, 8-Data and 1-Stop)
- With Baud Rate = 9600 bps, 960 packets are sent per sec





- Send the data "Hi" with UART configuration 9600-8N1. Determine the number of packets transferred per second.
  - $\bigcirc$  9600  $\Rightarrow$  Baud Rate
  - $\mathbf{0}$  8  $\Rightarrow$  Number of data bits in a frame
  - $\bullet$  N  $\Rightarrow$  No Parity bits
  - $\mathbf{4} \mathbf{1} \Rightarrow 1$  Stop bit
  - $\mathbf{A}$  "H"  $\Rightarrow$  ASCII value = 0b01001000
  - $\mathbf{0}$  "i"  $\Rightarrow$  ASCII value =  $\mathbf{0b01101001}$

- 10 bits per packet (1-Start, 8-Data and 1-Stop)
- With Baud Rate = 9600 bps, 960 packets are sent per sec







www.e-yantra.org

### Connection Diagram





#### Connection Diagram



- Connection between ATmega2560 and PC
  - $\bigcirc$  TX0  $\rightarrow$  USB
  - $\textbf{Q} \ \mathsf{RX0} \to \mathsf{USB}$
- Connection between ATmega2560 and ESP32
- P

- ATmega2560:RX0 → ESP32:TX1



# UART Header on eYFi-Mega Board





### **UART** Header on eYFi-Mega Board







www.e-yantra.org

#### Problem Statement





#### **Problem Statement**

 Write a program to read character from UART and do the following according to the character received:

| Character | Action                   |
|-----------|--------------------------|
| 'F'       | Decrement freq by 100 ms |
| 'S'       | Increment freq by 100 ms |





Between ATmega 2560, ESP32 and POUART Header Assignment

#### Thank You!

Post your queries on: helpdesk@e-yantra.org



