

unsigned binary range: 0 to (2<sup>n</sup>)-1; 1's Complement: pos is 0 to 2<sup>(n-1)</sup> and to get neg is invert bits of pos 2's Complement range: -2^(n-1) to 2^(n-1)-1; CMOS uses both pMOS and nMOS; **NOT** gate: 2 transistors (pMOS on top, nMOS on bottom) →

Product of Sums (Conjunctive); Boolean Algebra Properties: Associative; (a·b)·c

AND/OR: 6 transistors; Two Level Logic: Sum of Products (Disjunctive) and



Vdd (e.g 0.8V)

Vss (i.e. 0.0V, ground)

 $(b+c)=a \cdot b+a \cdot c$ ,  $a+(b \cdot c)=(a+b) \cdot (a+c)$ ; Identity:  $a \cdot 1=a$ , a+0=a; Complement:  $a \cdot a'=0$ , a+a'=1; Uniting Theorem: ab+a'b=b,



(a'+b)(a+b)=b; Absorption Theorem: a+ab=a, a(1+b)=a; If we can prove a statement using laws of Boolean algebra true, then the dual of the statement is also true: swap  $(+, \cdot)$  and complement all 0's and 1's; Distributive OR:  $X + YZ \rightarrow (X+Y)(X+Z)$ ; Distributive AND:  $X + YZ \rightarrow (X+Y)(X+Z)$ ; # of literals counts number of unique occurrences of variable and complement, # of variables is number of occurrences of literal, # pins = total # of input + output

Complement: variable with a "BAR" over it or 'after it⇒A'; Literal: variable or its complement; Implicant: product of literals  $\Rightarrow$  ABC; Implicate: sum of literals  $\Rightarrow$  (A+B+C); Minterm/Maxterm: implicant/implicate that includes all the inputs⇒f(A, B, C, D)=ABCD/(A'+B+C+D); maxterm is sum when 0, minterm is product when 1; SOP/POS minimizes number of implicants; Canonical POS/SOP Form: each term in SOP is minterm, each term in POS is maxterm → to turn canonical, for product multiple by 1 and add missing variable as (A+A') and for sum add 0 and add in missing variable as AA'

(UP) NAND; Consensus Theorem: Given a pair of terms where one the variables appears as a true and complement, the consensus is formed by ANDing (or ORing) the remaining terms together (AB+A'C+BC and (A+B)(A'+C)(B+C)); WORKS FOR GROUPS OF VARIABLES; USEFUL: A  $+ A'B = A + B \Rightarrow$  you can show that adding the consensus term is equivalent to the original through boolean algebra, venn diagrams, or truth tables

AB + A'C + BC AB + A' C + 1BC AB + A'C + (A+A')BC AB + A'C + ABC + A'BC

Show AB + A'C + BC == AB + A'C **Bubble Pushing:** pushing bubbles backward (from the output) or forward (from the inputs) changes the body of the gate from AND to OR or vice versa; **Shannon's:**  $f(x, ...) = x*f(1, ...) + x*f(0, ...) = (x+f(0, ...))(x'+f(1, ...)) \rightarrow can apply$ recursively to more than one term  $(f(x, y, ...) = x^*y^*f(1, 1, ...) + x^*y^*f(0, 1, ...) + x^*y^*f(1, 0, ...) + x^*y^*f(1, 1, ...))$ 

← NOR; Incompletely Specified Function: Output does not matter in certain input cases

 $\Sigma m(1, 3, 4, 7) + \Sigma d(2, 5)$  means minterms 1, 3, 4, 7 are 1 and 2, 5 are X and rest are 0 while  $\Pi M(0, 6) \Pi d(2, 5)$ means maxterms 0, 6 are 0 and 2, 5 are X and the rest are 1→if no unspecified, then sum of all minterms is logically equivalent to prod of all maxterms; Minimal Two Level Logic: For all expressions with minimum # of implicants/implicates, find the solution

y with the minimum # of literals; **Karnaugh Map⇒ Covers**: a term covers a minterm if that term evaluates to "1" when the minterms it covers evaluate to 1 (ab covers abc+abc'); prime implicant/implicate - the largest implicant/implicate that covers a region of 1's; essential prime implicant/implicate - a prime implicant/implicate that is only prime implicant that includes at least one of its 1's; Universal Gates: any row on a truth table can be expressed with two logical operations,

and/or with not and the entire truth table can be expressed with three logic operations: and, not or; NOT(A) = NAND(A, A) = NOR(A, A), AND(A, A) = NOR(A, A)B) = NAND(NAND(A, B), NAND(A, B)) = NOR(NOR(A, A), NOR(B, B)), OR(A, B) = NAND(NAND(A, A), NAND(B, B)) = NOR(NOR(A, B), NAND(B, B)) = NOR(NOR(A, B)) = NOR(NOR(A, B)) = NOR(NOR(A, B)) = NORNOR(A, B)); **Bubble Pushing:** 1) to convert to NAND network: replace all AND gates with NAND (bubble output) and replace all OR gates with NAND (bubble inputs) and if bubble output drives bubble input, DONE else add inverter 2) to convert to NOR network: replace all OR gates with NOR (bubble output) and replace all AND gates with NOR (bubble input) and if bubble output drives bubble input, DONE else add inverter;

## **Numbering K-map Example:**

| ab\ <mark>cd</mark> | 00  | 01  | 11  | 10  |
|---------------------|-----|-----|-----|-----|
| 00                  | m0  | m1  | m3  | m2  |
| 01                  | m4  | m5  | m7  | m6  |
| 11                  | m12 | m13 | m15 | m14 |
| 10                  | m8  | m9  | m11 | m10 |

## 5 Variable K-map:



## **Multi-Output:**



## **Quine-McCluskey:**



2,10,6,14

--10

|           |       | 0   | 1 | 2 | 5         | 6 | 7 | 8 | 9 | 10 | 14 |
|-----------|-------|-----|---|---|-----------|---|---|---|---|----|----|
| 0,1,8,9   | b'c'  | ×   | x |   |           |   |   | × | ⊗ |    |    |
| 0,2,8,10  | b'd'  | х   |   | х |           |   |   | х |   | х  |    |
| 2,6,10,14 | cd'   |     |   | × |           | × |   |   |   | X  | 8  |
| 1,5       | a'c'd |     | х |   | х         |   |   |   |   |    |    |
| 5,7       | a'bd  |     |   |   | х         |   | х |   |   |    |    |
| 6,7       | a'bc  |     |   |   |           | х | х |   |   |    |    |
| a 1 c 1 d |       | (5) |   |   | a' bd (5) |   |   |   |   |    |    |
| a16       | (     | 7)  |   |   |           |   |   |   |   |    |    |

If given POS and want to find minimal two level, apply negate on whole thing, do Quine on SOP, then negate that result



