2) This Mealy machine with states S0, S1 and S2 and output Y is transformed into a Moore machine with states S0, S1, S2 and S3 (where the Mealy S0 became the Moore S0 and S3 states).



Complete this table for the Mealy Machine. Each entry should have a state name and an output in the following format (e.g. S0,0) - NO spaces please. We filled out the first entry for you as an example.

| State\Input | 0    | 1 |
|-------------|------|---|
| SO          | S0,0 |   |
| S1          |      |   |
| S2          |      |   |

Complete the table for the equivalent Moore machine. For the state boxes, put only S0, S1, S2, or S3. For the output boxes put only a 0 or 1. We filled out one of the Y outputs for you.

| State\Input | 0 | 1 | Y |
|-------------|---|---|---|
| SO          |   |   | 0 |
| S1          |   |   |   |
| S2          |   |   |   |
| S3          |   |   |   |

2. Given the following prime implicant table from a QM reduction, which terms are essential prime implicants? (Choose the letter(s) corresponding to the essential prime implicants.)

| implicant | m1 | m3 | m5 | m8 | m10 | m11 | m12 | m15 | m18 | m20 | m25 |
|-----------|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|
| Α         | x  |    |    |    |     |     | x   | x   |     |     | x   |
| В         |    | x  |    | x  |     |     | x   |     |     | x   |     |
| С         | x  |    |    | x  |     | x   |     |     |     |     | x   |
| D         |    |    | x  |    | x   | x   |     |     |     | x   |     |
| E         | x  |    |    |    | x   |     |     |     |     |     | x   |
| F         | x  | x  |    | x  |     |     | x   |     | x   | x   | x   |

| □ B                          |  |
|------------------------------|--|
| ☐ None of them are essential |  |
| □ D                          |  |
| _ E                          |  |
| _ c                          |  |
| _ F                          |  |
| _ A                          |  |



Question 3 3 pts

3) Given the following diagram:



Assume Pokébits shift in leftmost bit first, right most bit last from a serial port. What pattern will cause Y = 0 after 4 bits are shifted in? (assume all the registers start out with the value 0 and the first bit in the list is the first bit to shift in).

0,0,0,1

0,1,1,0

0 1,0,0,1

0,1,0,1

0 1,0,1,0





What inputs should (C, D) be to set the circuit, i.e. W=1, X=0?