

# PLL MOSbius Proposal

RF\_MOSbius Group: Xianglin Pu, Qizhe Wu, Jingde Hu, Andrew Chon

#### **Goal and Motivation**



- Help facilitate lab experiments for students in IC design learning PLL theory.
- Have different PFD and VCO blocks and programmable Dividers and Charge Pumps to allow students to observe PLL operation at different frequencies and learn trade-offs between various PLL configurations and designs.

- Goal: Would eventually like to use the PLL MOSbius in a AM and/or FM radio receiver and/or transmitter block which would require a frequency range of around 1MHz to 100MHz.
  - For now, assumption is made that the reference frequency from an off-chip crystal oscillator (put through a reference divider) will be 10kHz.

### Brainstorming Ideas



- PFD (Phase-Frequency Detector):
  - o DFF / AND Gate PFD,
  - Zero Dead Zone PFD,
  - o XOR PFD, ...
- Charge Pump:
  - Programmable currents ranging from TBD to TBD
- VCO (Voltage Controlled Oscillator):
  - Current Starved Ring VCO,
  - LC VCO.
  - Relaxation VCO, ...
- N Divider:
  - Divide-by-2 DFF Frequency Divider,
  - Dual-Modulus Prescaler, ...
  - Integer N ranging from 1 to ~20

• In the future, also need to start thinking about noise.

### Block Diagram / Demo





#### **Educational Considerations**



 The key unique of our PLL design is "flexibility" (like the 1st MOSbius), by programming the selection of the MUX, students can analyze the differences/results caused by different units in the PLI

Example: PD/PFD can be made using an XOR gate, a 2 DFF + AND + Delay configuration, or using Dynamic Logic. Students can connect different circuits as their PD/PFD so they can analyze the trade-offs between each design (like impact of cycle slipping when using an XOR as the PD or when working in lower frequencies using a dynamic PFD)

In addition, since the filter unit is off-chip, students can connect different values of R-C to analyze the effect it brings to the PLL feedback system (like importance of a zero from RC filter for the whole system's stability).

Also, it provides options to link with the 1st generation MOSbius which can perform active filtering, or an LC oscillator function.

## On-Chip Analog Measurement MUX and Buffer



 The MUXes are used for selecting different design blocks to construct the PLL with different specifications; the Buffers are used to reduce glitches and spurs, to improve noise behavior, and to adjust the driving strength between different blocks.

For MUX: need to be designed as an analog MUX, since the input reference clock and VCO output are both sinusoidal waves; transmission gates will be used, so the "on" resistance needs to be carefully considered to avoid affecting the amplitude of the analog signal or noise, etc. First, we need to design the other blocks to confirm the number of channels and the i/o resistance and capacitance of each block.

For Buffer: can use a source follower if we need sinusoidal wave at output of PLL, but we need to consider the output range drop caused by the SF. Otherwise, we can use a Schmitt trigger if we need square wave at the output, since it's better for removing noise and glitches than single inverters, while reducing risks of small parasitic pulses close to rising/falling edges.

### Proof of Concept - Overview



- 7-Stage Current-Starved Ring VCO
- DFF Frequency Divider (N = 8)
- PFD 2 DFF / 1 AND / 1 Delay
- Charge Pump Basic Charge Pump
- Filter (off-chip) RC / C Filter

### Proof of Concept - 7-Stage Current Starved Ring VCO



#### Current Starved Ring VCO Schematic



#### VCO Characteristic (Gain Curve of Frequency VS Control Voltage)

VCO Gain (Kv) = 451.386MHz/V



### Proof of Concept - DFF Frequency Divider





### Proof of Concept - DFF / AND Based PFD





#### Proof of Concept - Basic Charge Pump





#### Proof of Concept - Off-Chip 2n-order RC Filter

R1=376.90 1.



12

Example of Calculation of R-C Filter Design for PLL system with 60 degree phase margin and 50 kHz bandwidth

$$\frac{w_{p}}{w_{z}} = \frac{C_{1}+C_{2}}{R_{1}C_{1}C_{2}} \cdot R_{1}C_{1} = \frac{C_{1}+C_{2}}{C_{2}} \implies C_{2} = (C_{1}+C_{2}) \frac{w_{z}}{w_{p}}$$

$$\therefore C_{2} = \frac{1}{N} \frac{I_{p}}{2\pi} \frac{K_{VCO}}{W_{u}^{2}} \sqrt{\frac{W_{z}}{W_{p}}}$$

$$= \sum_{l} \frac{1}{C_{1}} \frac{I_{p}}{W_{z}} \frac{K_{VCO}}{W_{u}^{2}} \sqrt{\frac{W_{z}}{W_{p}}}$$

$$= \sum_{l} \frac{1}{C_{1}W_{z}} \frac{I_{p}}{W_{p}} = \sum_{l} \frac{I_{p}}{I_{p}} \frac{I_{p}}{I_{p}} \sqrt{\frac{I_{p}}{W_{p}}} \frac{I_{p}}{I_{p}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}} \sqrt{\frac{I_{p}}{W_{p}}}} \sqrt{\frac{I_$$



#### Proof of Concept - PLL Behaviour Level Design





#### Proof of Concept - PLL Behaviour Level Simulation



#### 1. Loop Gain Simulation

- BW = 314k rad/s ~50kHz
- Phase Margin = 60 degrees



#### 2. Closed-Loop Simulation



#### 3. Phase Step Response

- Settling Time ~= 50us



#### 4. Frequency Step Response

(also is the phase ramp response)



#### Proof of Concept - PLL Circuit Level Simulation

- 3.3V Supply Voltage
- 100uA Charge Pump Current
- Input Frequency of 500kHz
- Target Output Frequency of 500k \* 8 = 4MHz





### Proof of Concept - Result (1)





#### Proof of Concept - Result (2)

- Proved that the proposed PLL can achieve target output frequency of 4MHz with 500kHz input





#### Pin-List





#### Schedule and Timeline



| Deadline       | Task                                        |
|----------------|---------------------------------------------|
| July 11th      | Project Proposal                            |
| August 8st     | Schematics (Blocks and Top-Level)           |
| September 5th  | Layout (DRC, LVS Clean)                     |
| September 19th | Verification Simulations (Top-Level w/ PEX) |
| September 26th | Tape-Out (GDS)                              |

#### If Time Allows...



- DLL
- Quadrature Output from PLL (-> Local Oscillator for Transceiver)
- Fractional N
- On-Chip Filter (Biquad, Gm-C, ...)
- Mixer

Which will potentially have additional demos like DLL, and Zero-IF Transceiver