## Page List

|      | 1 ugc Lisi           |
|------|----------------------|
| Page | Content              |
| 1    | COVER PAGE           |
| 2    | ZYNQ BANK 0          |
| 3    | ZYNQ BANK 500        |
| 4    | ZYNQ BANK 501        |
| 5    | GIGE PORT            |
| 6    | USB PORTS            |
| 7    | ZYNQ BANK 502        |
| 8    | DDR3-256Mx32         |
| 9    | PL BANK 34 & 35      |
| 10   | ZYNQ PWR & GND       |
| 11   | DSP PROCESSOR 1-OF-3 |
| 12   | DSP PROCESSOR 2-OF-3 |
| 13   | DSP PROCESSOR 3-OF-3 |
| 14   | DSP eLINK CONNECTORS |
| 15   | HDMI INTERFACE       |
| 16   | POWER MANAGEMENT     |
| 17   | RESET GENERATION     |

This work is licensed under Creative Commons Attribution-Share Alike 3.0 Unprotected License. To view a copy of this license, visit http://creativecommons.org/licenses/by-sa/3.0/ or send a letter to Creative Commons, 171 Second Street, Suite 300, San Francisco, California, 94105, USA.

This schematic is \*NOT SUPPORTED\* and DOES NOT constitute a reference design. Only \*community\* support is allowed via resources at forums.parallella.org.

THERE IS NO WARRANTY FOR THIS DESIGN, TO THE EXTENT PERMITTED BY APPLICABLE LAW. EXCEPT WHEN OTHERWISE STATED IN WRITING THE COPYRIGHT HOLDERS AND/OR OTHER PARTIES PROVIDE THE DESIGN \*AS IS\* WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. THE ENTIRE RISK AS TO THE QUALITY OF PERFORMANCE OF THE DESIGN IS WITH YOU. SHOULD THE DESIGN PROVE DEFECTIVE, YOU ASSUME THE COST OF ALL NECESSARY SERVICING, REPAIR OR CORRECTION.

|           | Adapte             | va, Inc. |    |    |    |          |
|-----------|--------------------|----------|----|----|----|----------|
| Title     | Parallella         | a-16 Boa | rd |    |    |          |
| Size<br>C | Document Number    |          |    |    |    | Rev<br>1 |
| Date:     | Monday May 20 2013 | Sheet    | 1  | of | 17 | _        |

## **ZYNQ BANK0**



BANK 0 OPERATING VOLTAGE = 3.3V

## PROGRAMMABLE CLOCK GENERATOR



|       | Adapte               | va, Inc. |     |  |    |
|-------|----------------------|----------|-----|--|----|
| Title |                      |          |     |  |    |
|       | Parallel             | la-16 Bo | ard |  |    |
| n:    |                      | 10-10 DO | aru |  | _  |
| Size  | Document Number      |          |     |  | Re |
| С     |                      |          |     |  |    |
|       | Monday, May 20, 2013 | Sheet    |     |  | _  |
| Date: |                      |          |     |  |    |





| Adapteva, Inc | Title | Parallella-16 Board | Size | Document Number | Rev | 1 | Date: | Monday, May 20, 2013 | Sheet | 4 | of | 17 |





ZYNQ BANK 502



Adapteva, Inc.

Title

Parallella-16 Board

Size C Document Number Rev 1

Date: Monday, May 20, 2013 Sheet 7 of 17

DDR3 - 256M X 32 7 DDR\_DQ[31:0] \_\_\_ U20 MT41K256M32SLD-125:E 7 DDR\_A[14:0] K4
J9
A1
J8
A1
A2
A3
A4
A3
A5
A4
A3
A5
K10
A6
A6
A7
A7
A9
A10
A9
A10
A9
A11
A11
A12
BCN
A11
A13
A10
A14 DQ0 B2
A4
DQ1 C2
DQ3
DQ4
DQ5
DQ6
DQ7
F2
F4 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ21 DQ22 DQ23 DDR3\_256MX32 7 DDR\_ODT 7 DDR\_CS\_L 7 DDR\_RAS\_L G40 RAS\_L DQ24 DQ25 DQ26 DQ26 DQ27 DQ28 DQ28 DQ30 DQ31 7 DDR\_CAS\_L \_G3<sub>C</sub> CAS\_L 7 DDR\_WE\_L 1P35V C95 C96 R70 P10 DQS2 DQS2\_L VREFDQ J1 P3 DQS3 DQS3\_L 1P35V C97 4.7UF VDD1 A1 A12 VDD3 VDD4 VDD5 VDD6 VDD7 VDD8 C98 4.7UF C99 4.7UF C100 0.47UF 7 DDR\_CKE VDD01 81
VDD01 81
VDD02 812
VDD03 C1
VDD04 C12
VDD05 D1
VDD06 D1
VDD07 E3
VDD08 E10
VDD01 M3
VDD01 M3
VDD01 M3
VDD01 M3
VDD01 M3
VDD01 P1
VDD01 R1
VDD01 R11
VDD01 R11
VDD01 R11
VDD01 T12 C101 0.47UF R115<sub>WW</sub>80.6 C102 0.47UF 7 DDR\_CLK\_N C103 0.47UF 7 DDR\_RST\_L H10 RESET\_L C104 0.047UF C105 0.047UF C106 0.047UF C107 0.047UF C108 0.047UF C109 0.047UF C110 0.047UF C111 0.047UF C112 0.047UF V8801 V8802 V8803 V8804 V8804 V8804 V8801 V8901 C113 0.047UF Adapteva, Inc. Parallella-16 Board

**BANKS 34 & 35 Enable 100-ohm internal termination on all LVDS inputs** 15 HDMI\_D[23:8] U2F U2G XC7Z010-1CLG400C XC7Z010-1CLG400C BANK 34 BANK 35 R20\_<sub>MM</sub>4.75K \_\_R19\_\_<sub>IO\_0\_34</sub> IO 25 34 11 DSP\_RESET\_L DSP\_RESET\_L IO\_25\_34 J15 IO\_0\_35 PS\_I2C\_SCL 15 15 GPI011\_P \_\_\_\_ IO\_L1P\_T0\_34 IO\_L13P\_T2\_MRCC\_34 N18 11 RXI\_EA\_DATA1\_P \_\_\_\_C20\_\_ IO\_L1P\_T0\_AD0P\_35 IO\_L13P\_T2\_MRCC\_35 H16 RXO\_EA\_RD\_WAIT\_P 11 IO\_L13N\_T2\_MRCC\_34 P19 HDMI\_D19 15 GPIO11\_N \_\_\_\_ 11 RXI\_EA\_DATA1\_N \_\_\_\_ \_B20 | IO\_L1N\_T0\_AD0N\_35 RXO\_EA\_RD\_WAIT\_N 11 \_\_T12\_\_IO\_L2P\_T0\_34 IO\_L14P\_T2\_SRCC\_34 N20\_ RXI\_CCLK\_P 11 15 GPIO10\_P — 11 RXI\_EA\_DATA0\_P \_B19 IO\_L2P\_T0\_AD8P\_35 RXO\_EA\_WR\_WAIT\_P 11 RXI\_CCLK\_N 11 \_\_U12\_\_IO\_L2N\_T0\_34 IO\_L14N\_T2\_SRCC\_34 P20 11 RXI\_EA\_DATA0\_N \_\_\_\_ IO\_L2N\_T0\_AD8N\_35 RXO\_EA\_WR\_WAIT\_N 11 U13 | IO\_L3P\_T0\_DQS\_PUDC\_B\_34 | IO\_L15P\_T2\_DQS\_34 | T20 .... 15 GPI08\_P 🔷 11 RXI\_EA\_DATA4\_P \_\_\_\_ E17 IO\_L3P\_T0\_DQS\_AD1P\_35 IO\_L15P\_T2\_DQS\_AD12P\_35 F19 RXI\_EA\_DATA5\_P 11 V13 IO\_L3N\_T0\_DQS\_34 IO\_L15N\_T2\_DQS\_34 U20\_\_\_ GPIO8 N 🔷 11 RXI\_EA\_DATA4\_N \_\_\_\_ RXI\_EA\_DATA5\_N 11 V12 IO\_L4P\_T0\_34 IO\_L16P\_T2\_34 V20 D19 IO\_L4P\_T0\_35 IO\_L16P\_T2\_35 G17 11 RXI\_EA\_DATA2\_P ( RXI\_EA\_DATA6\_P 11 \_\_W13\_\_IO\_L4N\_T0\_34 GPIO9\_N < 11 RXI\_EA\_DATA2\_N \_\_\_\_ \_\_D20\_\_IO\_L4N\_T0\_35 IO\_L16N\_T2\_35 G18 RXI\_EA\_DATA6\_N 11 IO\_L17P\_T2\_34 Y18 HDMI\_D8 GPIO5\_P 🔷 \_\_E18\_\_IO\_L5P\_T0\_AD9P\_35 11 RXI\_EA\_DATA3\_P IO\_L17N\_T2\_34 Y19 HDMI\_D14 T15 IO\_L5N\_T0\_34 IO\_L17N\_T2\_AD5N\_35 H20 TXO\_EA\_FRAME\_N 11 11 RXI\_EA\_DATA3\_N \_\_\_\_ \_\_E19\_IO\_L5N\_T0\_AD9N\_35 P14 IO\_L6P\_T0\_34 GPIO4\_P 🔷 IO\_L18P\_T2\_34 —— GPIO1\_P 15 11 RXI\_EA\_LCLK\_P \_\_\_\_ IO\_L18P\_T2\_AD13P\_35 G19 \_\_F16\_ IO\_L6P\_T0\_35 RXI\_EA\_DATA7\_P 11 R14 IO\_L6N\_T0\_VREF\_34 IO\_L18N\_T2\_34 W16\_ —— GPIO1\_N 15 11 RXI\_EA\_LCLK\_N \_\_\_\_ \_\_F17 IO\_L6N\_T0\_VREF\_35 IO\_L18N\_T2\_AD13N\_35 G20 RXI\_EA\_DATA7\_N 11 22.1 R82 Y16 IO\_L7P\_T1\_34 IO\_L19P\_T3\_34 R16 15,17 HDMI\_SPDIF \_\_\_\_ TURBO\_MODE 16,17 M19 IO\_L7P\_T1\_AD2P\_35 IO\_L19P\_T3\_35 H15 RXI\_EA\_FRAME\_P 11 IO\_L19N\_T3\_VREF\_34 R17 R41 WW 22.1 \_\_Y17\_\_IO\_L7N\_T1\_34 15 HDMI\_DE \_\_\_\_ HDMI\_CLK 15 RXI\_EA\_FRAME\_N 11 \_\_\_M20\_\_IO\_L7N\_T1\_AD2N\_35 11 TXO\_EA\_DATA5\_N \_W14\_ IO\_L8P\_T1\_34 HDMI\_HSYNC 15 GPIO7\_P 🔷 IO\_L20P\_T3\_AD6P\_35 K14 TXI\_EA\_RD\_WAIT\_P 11 \_\_\_M17\_\_IO\_L8P\_T1\_AD10P\_35 11 TXO\_EA\_DATA6\_P Y14 IO\_L8N\_T1\_34 GPIO7\_N 🔷 \_\_\_M18\_\_ IO\_L8N\_T1\_AD10N\_35 11 TXO\_EA\_DATA6\_N IO\_L21P\_T3\_DQS\_34 V17 R42 WW 22.1 \_T16\_ IO\_L9P\_T1\_DQS\_34 HDMI\_VSYNC 15 L19 | IO\_L9P\_T1\_DQS\_AD3P\_35 | IO\_L21P\_T3\_DQS\_AD14P\_35 | N15 | TXO\_EA\_DATA7\_P 11 11 TXO\_EA\_DATA4\_P \_\_\_ \_U17\_ IO\_L9N\_T1\_DQS\_34 L20 IO\_L9N\_T1\_DQS\_AD3N\_35 IO\_L21N\_T3\_DQS\_AD14N\_35 N16 TXO\_EA\_DATA7\_N 11 11 TXO\_EA\_DATA4\_N \_\_\_ IO\_L22P\_T3\_34 W18 HDMI\_D9 V15 IO\_L10P\_T1\_34 GPIO3\_P — \_\_\_K19 IO\_L10P\_T1\_AD11P\_35 11 TXO\_EA\_DATAO\_P \_W15\_\_IO\_L10N\_T1\_34 IO\_L22N\_T3\_34 W19 GPIO3\_N < R18 4.75K \_\_J19\_\_IO\_L10N\_T1\_AD11N\_35 11 TXO\_EA\_DATAO\_N \_U14\_ IO\_L11P\_T1\_SRCC\_34 IO\_L23P\_T3\_34 N17 GPIO6\_P — \_\_L16\_ IO\_L11P\_T1\_SRCC\_35 IO\_L23P\_T3\_35 M14 TXO\_EA\_DATA3\_P 11 11 TXO\_EA\_DATA2\_P \_\_U15\_ IO\_L11N\_T1\_SRCC\_34 IO\_L23N\_T3\_34 P18 GPIO6\_N — IO\_L23N\_T3\_35 M15 TXO\_EA\_DATA3\_N 11 L17 IO\_L11N\_T1\_SRCC\_35 11 TXO\_EA\_DATA2\_N \_\_\_U18\_ IO\_L12P\_T1\_MRCC\_34 IO\_L24P\_T3\_34 P15 → GPIO2\_P 15 IO\_L24P\_T3\_AD15P\_35 K16 TXI\_EA\_WR\_WAIT\_P 11 \_\_K17\_ IO\_L12P\_T1\_MRCC\_35 11 TXO\_EA\_LCLK\_P \_\_\_\_ \_\_\_U19\_\_IO\_L12N\_T1\_MRCC\_34 IO\_L24N\_T3\_34 P16 GPI02\_N 15 K18 IO\_L12N\_T1\_MRCC\_35 IO\_L24N\_T3\_AD15N\_35 J16 TXI\_EA\_WR\_WAIT\_N 11 11 TXO\_EA\_LCLK\_N \_\_\_\_ C126 C127 C128 C129 C130 C131 C132 C133 0.47UF 0.47UF 0.47UF 0.47UF 4.7UF 4.7UF 4.7UF 4.7UF . C134 . C143 100uF Adapteva, Inc. Parallella-16 Board





**DSP PROCESSOR 2-OF-3** U23C E16G301 100 Ohm Differential LVDS Signals 100 Ohm Differential LVDS Signals eLINK - NORTH TXO\_NO\_DATA\_P0 D12
TXO\_NO\_DATA\_N0 D11 TXO\_NO\_DATA0\_P 14
TXO\_NO\_DATA0\_N 14 14 RXI\_NO\_DATA0\_P 14 RXI\_NO\_DATA0\_N A3 RXI\_NO\_DATA\_P0 RXI\_NO\_DATA\_N0 R233<sub>WW</sub> 100 R194<sub>MM</sub>100 TXO\_NO\_DATA\_P1 C13
TXO\_NO\_DATA\_N1 TXO\_NO\_DATA1\_P 14
TXO\_NO\_DATA1\_N 14 R232<sub>WW</sub> 100 R195<sub>MM</sub>100 TXO\_NO\_DATA\_P2 B14 TXO\_NO\_DATA\_N2 B13 TXO\_NO\_DATA2\_P 14
TXO\_NO\_DATA2\_N 14 C5 RXI\_NO\_DATA\_P2
C4C RXI\_NO\_DATA\_N2 R196 AAAA 100 R231<sub>WW</sub> 100 TXO\_NO\_DATA3\_P 14
TXO\_NO\_DATA3\_N 14 R197<sub>AAA</sub> 100 R230<sub>MM</sub>100 TXO\_NO\_DATA\_P4
TXO\_NO\_DATA\_N4
D13 A5 RXI\_NO\_DATA\_P4 RXI\_NO\_DATA\_N4 TXO\_NO\_DATA4\_P 14 TXO\_NO\_DATA4\_N 14 14 RXI\_NO\_DATA4\_P
14 RXI\_NO\_DATA4\_N R198<sub>MM</sub>100 R229<sub>WW</sub> 100 TXO\_NO\_DATA5\_P 14
TXO\_NO\_DATA5\_N 14 14 RXI\_NO\_DATA5\_P 14 RXI\_NO\_DATA5\_N R199<sub>MM</sub>100 R228<sub>WW</sub>100 DNI TXO\_NO\_DATA6\_P 14
TXO\_NO\_DATA6\_N 14 TXO\_NO\_DATA\_P6 B16\_ TXO\_NO\_DATA\_N6 B15 C7 RXI\_NO\_DATA\_P6 RXI\_NO\_DATA\_N6 14 RXI\_NO\_DATA6\_P 14 RXI NO DATA6 N R200<sub>MM</sub>100 R227<sub>WW</sub> 100 TXO\_NO\_DATA\_P7 A16 TXO\_NO\_DATA7\_P 14
TXO\_NO\_DATA7\_N 14 D8 RXI\_NO\_DATA\_P7
D7\_C RXI\_NO\_DATA\_N7 14 RXI\_NO\_DATA7\_P 14 RXI\_NO\_DATA7\_N R226<sub>WW</sub> 100 TXO\_NO\_FRAME\_P 14
TXO\_NO\_FRAME\_N 14 14 RXI\_NO\_FRAME\_P
14 RXI\_NO\_FRAME\_N TXO\_NO\_FRAME\_P D10
TXO\_NO\_FRAME\_N D9 R202,000,100 TXO\_NO\_LCLK\_P 14
TXO\_NO\_LCLK\_N 14 14 RXI\_NO\_LCLK\_P
14 RXI\_NO\_LCLK\_N R203<sub>AAA</sub>100 R206<sub>WW</sub> 100 B10 RXO\_NO\_RD\_WAIT\_P RXO\_NO\_RD\_WAIT\_N TXI\_NO\_RD\_WAIT\_P B12
TXI\_NO\_RD\_WAIT\_N B11 R204<sub>MM</sub>100 14 RXO\_NO\_WR\_WAIT\_P
14 RXO\_NO\_WR\_WAIT\_N TXI\_NO\_WR\_WAIT\_P
TXI\_NO\_WR\_WAIT\_N
C10
C10 TXI\_NO\_WR\_WAIT\_P 14
TXI\_NO\_WR\_WAIT\_N 14 R205<sub>WM</sub>100 U23D E16G301 100 Ohm Differential LVDS Signals 100 Ohm Differential LVDS Signals eLINK - SOUTH TXO\_SO\_DATA0\_P 14
TXO\_SO\_DATA0\_N 14 TXO\_SO\_DATA\_P0 R11
TXO\_SO\_DATA\_N0 R12 R207<sub>AAA</sub>100 TXO\_SO\_DATA1\_P 14
TXO\_SO\_DATA1\_N 14 U3 RXI\_SO\_DATA\_P1
U4C RXI\_SO\_DATA\_N1 TXO\_SO\_DATA\_P1 TXO\_SO\_DATA\_N1 14 RXI\_SO\_DATA1\_P 14 RXI\_SO\_DATA1\_N R208<sub>MM</sub>100 TXO\_SO\_DATA2\_P 14 TXO\_SO\_DATA2\_N 14 T4 RXI\_SO\_DATA\_P2
T5C RXI\_SO\_DATA\_N2 TXO\_SO\_DATA\_P2 TXO\_SO\_DATA\_N2 14 RXI\_SO\_DATA2\_P 14 RXI\_SO\_DATA2\_N R209<sub>MM</sub>100 RS RXI\_SO\_DATA\_P3
RXI\_SO\_DATA\_N3 TXO\_SO\_DATA3\_P 14 TXO\_SO\_DATA3\_N 14 14 RXI\_SO\_DATA3\_P 14 RXI\_SO\_DATA3\_N R210<sub>MM</sub>100 V4 RXI\_SO\_DATA\_P4 V50 RXI\_SO\_DATA\_N4 14 RXI\_SO\_DATA4\_P 14 RXI\_SO\_DATA4\_N TXO\_SO\_DATA\_P4
TXO\_SO\_DATA\_N4
R14 R211<sub>MM</sub>100 TXO\_SO\_DATA5\_P 14 TXO\_SO\_DATA5\_N 14 U5 RXI\_SO\_DATA\_P5 14 RXI\_SO\_DATA5\_P 14 RXI\_SO\_DATA5\_N TXO\_SO\_DATA\_P5 T15 R212<sub>MM</sub>100 TXO\_SO\_DATA6\_P 14 TXO\_SO\_DATA6\_N 14 14 RXI\_SO\_DATA6\_P 14 RXI\_SO\_DATA6\_N T6 RXI\_SO\_DATA\_P6 RXI\_SO\_DATA\_N6 TXO\_SO\_DATA\_P6 U15
TXO\_SO\_DATA\_N6 U16 R213<sub>AAA</sub>100 R7 RXI\_SO\_DATA\_P7 RXI\_SO\_DATA\_N7 TXO\_SO\_DATA7\_P 14 TXO\_SO\_DATA7\_N 14 14 RXI\_SO\_DATA7\_P 14 RXI\_SO\_DATA7\_N R214<sub>WW</sub>100 TXO\_SO\_FRAME\_P 14
TXO\_SO\_FRAME\_N 14 14 RXI\_SO\_FRAME\_P 14 RXI\_SO\_FRAME\_N R215<sub>MM</sub>100 R236<sub>WW</sub> 100 TXO\_SO\_LCLK\_P 14
TXO\_SO\_LCLK\_N 14 R216<sub>MM</sub>100 U9 RXO\_SO\_RD\_WAIT\_P RXO\_SO\_RD\_WAIT\_N TXI\_SO\_RD\_WAIT\_P
TXI\_SO\_RD\_WAIT\_N
OU12 TXI\_SO\_RD\_WAIT\_P 14
TXI\_SO\_RD\_WAIT\_N 14 R234<sub>WW</sub> 100 R217<sub>AAA</sub>100 14 RXO\_SO\_WR\_WAIT\_P
14 RXO\_SO\_WR\_WAIT\_N T8 RXO\_SO\_WR\_WAIT\_P RXO\_SO\_WR\_WAIT\_N TXI\_SO\_WR\_WAIT\_P
TXI\_SO\_WR\_WAIT\_N TXI\_SO\_WR\_WAIT\_P 14
TXI\_SO\_WR\_WAIT\_N 14 R235<sub>MM</sub> 100 R218<sub>MM</sub>100 VDD ADJ Adapteva, Inc. Parallella-16 Board



## **DSP eLINK CONNECTORS**





Adapteva, Inc.

Title

Parallella-16 Board

Size C Document Number Rev 1
Date: Monday, May 20, 2013 Sheet 14 of 17





