# Porting DMA on NCTUOS

B071525—邱韜 4/17, 2019

### **Traditional Data Transfer**

Programmed-I/O (PIO)



## Types of DMA

 Third-Party DMA utilizes a system DMA engine resident on the main system board.



## Types of DMA

 First-Party DMA drives its own DMA bus cycles using a channel from the system's DMA engine.



## Some DMA examples

- ISA DMA
  - Third-party DMA
  - 4.77 MB/sec
  - Limited to 16 MB physical memory
  - Adds extremely heavy load to the memory bus

- PIIX3 PCI Bus Mastering IDE
  - First-party DMA
  - 22 MB/sec
  - Can access memory with 32 bit addressing

PCI enumeration:

 We can obtain devices info through port IO defined by PCI:

- Address [B/D/F] sends to port 0xCF8
- Data R/W to port 0xCFC
- Refer to the respective data sheet for available registers.





```
struct pci struct ide bus master;
17
18 > uint16 t pciConfigReadWord (uint8 t bus, uint8 t slot, uint8 t func, uint8 t offset) { ---}
38 > void pciConfigWriteDWord (uint8_t bus, uint8_t slot, uint8_t func, uint8_t offset, uint32_t data) { □}
56 > uint8_t getHeaderType(uint8_t bus, uint8_t slot, uint8_t func){-
68 > uint16_t getVendorID(uint8_t bus, uint8_t slot, uint8_t func){=}
71 > uint16_t getDeviceID(uint8_t bus, uint8_t slot, uint8_t func){=}
88 > void checkFunction(uint8_t bus, uint8_t device, uint8_t function) { ->
115 > void checkDevice(uint8_t bus, uint8_t device) {=}
138 > void checkBus(uint8_t bus) { ---}
146 > void checkAllBuses(void) { -}
   void pci_init(void){
      checkAllBuses();
```



### PCILookup







Vendor Device Submit











### Intel PIIX3

- It is an intel southbridge multi-function integrated circuit for PCI devices
  - a PCI-to-ISA bridge
  - PCI IDE function
  - a Universal Serial Bus host/hub
- Consists of one ISA DMA pair and Bus-Mastering DMA on ATA controller.

|     | · · · · · · · · · · · · · · · · · · ·                                 |
|-----|-----------------------------------------------------------------------|
|     | 2.3.1. VID—Vendor Identification Register (Function 1)                |
|     | 2.3.2. DID—DEVICE IDENTIFICATION REGISTER (Function 1)                |
|     | 2.3.3. PCICMD—COMMAND REGISTER (Function 1)                           |
|     | 2.3.4. PCISTS—PCI DEVICE STATUS REGISTER (Function 1)                 |
|     | 2.3.5. RID—REVISION IDENTIFICATION REGISTER (Function 1)              |
|     | 2.3.6. CLASSC—CLASS CODE REGISTER (Function 1)                        |
|     | 2.3.7. MLT—MASTER LATENCY TIMER REGISTER (Function 1)                 |
|     | 2.3.8. HEDT—HEADER TYPE REGISTER (Function 1)                         |
|     | 2.3.9. BMIBA-BUS MASTER INTERFACE BASE ADDRESS REGISTER (Function 1). |
|     | 2.3.10. IDETIM—IDE TIMING REGISTER (Function 1)                       |
|     | 2.3.11. SIDETIM-SLAVE IDE TIMING REGISTER (Function 1) (PIIX3 Only)   |
|     |                                                                       |
| 2.7 | 7. PCI BUS Master IDE Registers                                       |
|     | 2.7.1. BMICOM-BUS MASTER IDE COMMAND REGISTER                         |
|     | 2.7.2. BMISTA-BUS MASTER IDE STATUS REGISTER                          |
|     | 2.7.3. BMIDTP—BUS MASTER IDE DESCRIPTOR TABLE POINTER REGISTER        |

2.3. PCI Configuration Registers—IDE Interface (Function 1).....



#### 82371FB (PIIX) AND 82371SB (PIIX3) PCI ISA IDE XCELERATOR

- Bridge Between the PCI Bus and ISA Bus
- PCI and ISA Master/Slave Interface
  - PCI from 25–33 MHz
  - ISA from 7.5–8.33 MHz
  - 5 ISA Slots
- Fast IDE Interface
  - Supports PIO and Bus Master IDE
  - Supports up to Mode 4 Timings
  - Transfer Rates to 22 MB/Sec
  - 8 x 32-Bit Buffer for Bus Master IDE PCI Burst Transfers

Durst Transiers

- Enhanced DMA Functions
  - Two 8237 DMA Controllers
  - Fast Type F DMA
  - Compatible DMA Transfers
  - 7 Independently Programmable Channels
- X-Bus Peripheral Support
  - Chip Select Decode
  - Controls Lower X-Bus Data By Transceiver
- I/O Advanced Programmable Intern

## Detail of PIIX3 IDE Bus-Mastering DMA

- We implement a DMA functionality on the PCI bus master IDE, which is a first-party DMA.
- According to OSDev, we have to config several registers, including:
  - Command (pmio): determine whether to enable this DMA, etc.
  - BAR4 (pmio): points to the base address of Bus Master Register.
  - Bus Master Registers (mmio/pmio): consist of command, status of a pair of DMAs, and point to base address of PRD table in physical memory.



### PCI Base Address Register



Base Address for PCI Memory Space



Base Address for PCI I/O Space

### The BAR4

It points to a port-mapped IO space.

#### 2.3.9. BMIBA—BUS MASTER INTERFACE BASE ADDRESS REGISTER (Function 1)

Address Offset: 20–23h
Default Value: 00000001h
Attribute: Read/Write

This register selects the base address of a 16 byte I/O space to provide a software interface to the Bus Master functions. Only 12 bytes are actually used (6 bytes for primary and 6 bytes for secondary).

| Bit   | Description                                                                                                                               |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | Reserved. Hardwired to 0.                                                                                                                 |
| 15:4  | Bus Master Interface Base Address. These bits provide the base address for the Bus Master interface registers and correspond to AD[15:4]. |
| 3:2   | Reserved. Hardwired to 0.                                                                                                                 |
| 1     | Reserved.                                                                                                                                 |
| 0     | Resource Type Indicator (RTE)—RO. This bit is hardwired to 1 indicating that the base address field in this register maps to I/O space.   |



### PRD Table

PRD table describes the destination of the following DMA transfer.



Figure 5. Physical Region Descriptor Table Entry



# Steps to initialize a DMA Transfer

- 1. Software prepares a PRD Table in main memory.
- 2. Software provides the starting address of the PRD Table by loading the PRD Table Pointer Register.
- 3. Software issues the appropriate DMA transfer command to the disk device.
- 4. Engage the bus master function by writing a 1 to the Start bit in the Bus Master IDE Command Register.
- 5. The controller transfers data.
- 6. At the end of the transfer, the IDE device signals an interrupt.

## Implementation

- The implementation is based on our lab4 demo environment. However, for convenience, mem init is commented out.
- To ease the situation when it comes to debugging and interrupt handling, the DMA get started up after kernel is loaded.

After interrupts are enabled, we test the DMA facility by loading kernel image again on

physical address of 2MB.

```
Andys-MacBook-Pro:nctuos andy$ git status
On branch lab4
Changes not staged for commit:
  (use "git add <file>..." to update what will be committed)
  (use "git checkout -- <file>..." to discard changes in working directory)
        modified: README.md
        modified: kernel/Makefile
        modified: kernel/main.c
        modified: kernel/trap.c
        modified: kernel/trap_entry.S
Untracked files:
  (use "git add <file>..." to include in what will be committed)
        inc/pci.h
        kernel/ide.c
        kernel/pci.c
        kernel/pci_dev.h
```

## **Encountered Surprises**

- Data sheet of PIIX3 does not give instructions on how to send command to disk device for ATA neither in bus mastering DMA mode nor PIO mode.
- Data flow direction indicated on the data sheet is opposite to the one on OSDev.
- After new BAR4 is set, old port numbers still reach the mapped registers.
- For bus mastering DMA mode, the 16MB physical limit is not mentioned on the data sheet.

#### **DEMO**

-Tao Chiu