# Module 2 Introduction to the ARM Instruction Set

| Contents                                         | Page No. |
|--------------------------------------------------|----------|
| 2.1 Data Processing Instructions                 | 3        |
| 2.2 Branch Instructions                          | 12       |
| 2.3 Load-Store Instructions                      | 14       |
| 2.4 Software Interrupt Instruction               | 27       |
| 2.5 Program Status Register Instructions         | 28       |
| 2.6 Loading Constants                            | 30       |
| 2.7 Assembly Programming using Assembly Language | 31       |
| 2.7.1 Writing Assembly Code                      | 32       |
| 2.7.2 Profiling and Cycle Counting               | 33       |
| 2.7.3 Instruction Scheduling                     | 34       |
| 2.7.4 Register Allocation                        | 39       |
| 2.7.5 Conditional Execution                      | 41       |
| 2.7.6 Looping Constructs                         | 43       |

#### Module 2 - Syllabus

**Introduction to the ARM Instruction Set**: Data Processing Instructions , Programme Instructions, Software Interrupt Instructions, Program Status Register Instructions, Coprocessor Instructions, Loading Constants

**ARM programming using Assembly language**: Writing Assembly code, Profiling and cycle counting, instruction scheduling, Register Allocation, Conditional Execution, Looping Constructs

**Text book 1:** Chapter 3:Sections 3.1 to 3.6 (Excluding 3.5.2), Chapter 6(Sections 6.1 to 6.6)

RBT: L1, L2

Different ARM architecture revisions support different instructions. However, new revisions usually addinstructions and remain backwardly compatible. Code you write for architecture ARMv4T should execute on an ARMv5TE processor.

The Table 3.1 provides a complete list of ARM instructions available in the *ARMv5E* instruction set architecture (ISA). This ISA includes all the core ARM instructions as well as some of the newer features in the ARM instruction set. The "ARM ISA" column lists the ISA revision in which the instruction was introduced. Some instructions have extended functionality in later architectures.

Processor operations using example with pre and post-conditions describing registers and memory before and after the instruction or instructions are executed. In the following sections, the hexadecimal numbers are represented with the prefix 0x and binary numbers with the prefix 0b. The examples follow this format:

PRE conditions>

<instruction/s>

POST <post-conditions>

In the pre- and post-conditions, memory is denoted as

#### mem<data\_size>[address]

This refers to *data\_size* bits of memory starting at the given byte address. For example, *mem32[1024]* is the 32-bit value starting at address 1 KB.

Table 3.1 ARM instruction set.

| Mnemonics     | ARM ISA   | Description                                                                 |
|---------------|-----------|-----------------------------------------------------------------------------|
| ADC           | v1        | add two 32-bit values and carry                                             |
| ADD           | v1        | add two 32-bit values                                                       |
| AND           | v1        | logical bitwise AND of two 32-bit values                                    |
| В             | v1        | branch relative +/- 32 MB                                                   |
| BIC           | v1        | logical bit clear (AND NOT) of two 32-bit values                            |
| BKPT          | v5        | breakpoint instructions                                                     |
| BL            | v1        | relative branch with link                                                   |
| BLX           | v5        | branch with link and exchange                                               |
| BX            | v4T       | branch with exchange                                                        |
| CDP CDP2      | v2 v5     | coprocessor data processing operation                                       |
| CLZ           | v5        | count leading zeros                                                         |
| CMN           | v1        | compare negative two 32-bit values                                          |
| CMP           | v1        | compare two 32-bit values                                                   |
| EOR           | v1        | logical exclusive OR of two 32-bit values                                   |
| LDC LDC2      | v2 v5     | load to coprocessor single or multiple 32-bit values                        |
| LDM           | v1        | load multiple 32-bit words from memory to ARM registers                     |
| LDR           | v1 v4 v5E | load a single value from a virtual address in memory                        |
| MCR MCR2 MCRR | v2 v5 v5E | move to coprocessor from an ARM register or registers                       |
| MLA           | v2        | multiply and accumulate 32-bit values                                       |
| MOV           | v1        | move a 32-bit value into a register                                         |
| MRC MRC2 MRRC | v2 v5 v5E | move to ARM register or registers from a coprocessor                        |
| MRS           | v3        | move to ARM register from a status register (cpsr or spsr)                  |
| MSR           | v3        | move to a status register (cpsr or spsr) from an ARM register               |
| MUL           | v2        | multiply two 32-bit values                                                  |
| MVN           | v1        | move the logical NOT of 32-bit value into a register                        |
| ORR           | v1        | logical bitwise OR of two 32-bit values                                     |
| PLD           | v5E       | preload hint instruction                                                    |
| QADD          | v5E       | signed saturated 32-bit add                                                 |
| QDADD         | v5E       | signed saturated double and 32-bit add                                      |
| QDSUB         | v5E       | signed saturated double and 32-bit subtract                                 |
| QSUB          | v5E       | signed saturated 32-bit subtract                                            |
| RSB           | v1        | reverse subtract of two 32-bit values                                       |
| RSC           | v1        | reverse subtract with carry of two 32-bit integers                          |
| SBC           | v1        | subtract with carry of two 32-bit values                                    |
| SMLAxy        | v5E       | signed multiply accumulate instructions ( $(16 \times 16) + 32 = 32$ -bit)  |
| SMLAL         | v3M       | signed multiply accumulate long $((32 \times 32) + 64 = 64$ -bit)           |
| SMLALxy       | v5E       | signed multiply accumulate long $((16 \times 16) + 64 = 64$ -bit)           |
| SMLAWy        | v5E       | signed multiply accumulate instruction (((32 × 16) $\gg$ 16) + 32 = 32-bit) |
| SMULL         | v3M       | signed multiply long ( $32 \times 32 = 64$ -bit)                            |

continued

Table 3.1 ARM instruction set. (Continued)

| Mnemonics | ARM ISA   | Description                                                         |  |
|-----------|-----------|---------------------------------------------------------------------|--|
| SMULxy    | v5E       | signed multiply instructions ( $16 \times 16 = 32$ -bit)            |  |
| SMULWy    | v5E       | signed multiply instruction ((32 $\times$ 16) $\gg$ 16 = 32-bit)    |  |
| STC STC2  | v2 v5     | store to memory single or multiple 32-bit values from coprocessor   |  |
| STM       | v1        | store multiple 32-bit registers to memory                           |  |
| STR       | v1 v4 v5E | store register to a virtual address in memory                       |  |
| SUB       | v1        | subtract two 32-bit values                                          |  |
| SWI       | v1        | software interrupt                                                  |  |
| SWP       | v2a       | swap a word/byte in memory with a register, without interruption    |  |
| TEQ       | v1        | test for equality of two 32-bit values                              |  |
| TST       | v1        | test for bits in a 32-bit value                                     |  |
| UMLAL     | v3M       | unsigned multiply accumulate long $((32 \times 32) + 64 = 64$ -bit) |  |
| UMULL     | v3M       | unsigned multiply long $(32 \times 32 = 64\text{-bit})$             |  |

ARM instructions process data held in registers and memory is accessed only with load and store instructions.

• For instance, the ADD instruction below adds the two values stored in registers r1 and r2 (the source registers). It writes the result to register r3 (the destination register).

| Instruction<br>Syntax | Destination register (Rd) | Source register 1 (Rn) | Source register 2 (Rm) |
|-----------------------|---------------------------|------------------------|------------------------|
| ADD r3, r1, r2        | r3                        | r1                     | r2                     |

- ARM instructions are mainly classified into four groups. They are:
  - 1. Data Processing Instructions
  - 2. Branch Instructions
  - 3. Load-Store Instructions
  - 4. Software Interrupt Instruction
  - 5. Program Status Register Instructions

#### 2.1 Data Processing Instructions

- The data processing instructions manipulate data within registers. They are:
  - ➤ Move Instructions
  - > Arithmetic Instructions
  - ➤ Logical Instructions
  - > Comparison Instructions

- Multiply Instructions
- The above listed data processing instructions can process one of their operands using the barrel shifter.
- Suppose if you use the suffix on a data processing instruction, then it updates the flags in the *cpsr or* they make use of cprs flag values to perform an operation.

**Example:** MOVS R1,R2 ; updates the cpsr flags i.e c if the MSB bit of R1 is binary 1

- Move and logical operations update the carry flag C, negative flag N, and zero flag Z.
  - The C flag is set from the result of the barrel shift as the last bit shifted out.
  - > The *N* flag is set to bit 31 of the result.
  - $\triangleright$  The Z flag is set if the result is zero.

#### **2.1.1 MOVE Instructions**

Move instruction copies Ninto a destination register Rd, where N is a register or immediate value. This instruction is useful for setting initial values and transferring data between registers.

Syntax: <instruction>{<cond>}{S} Rd, N

| MOV | Move a 32-bit value into a register              | Rd = N        |
|-----|--------------------------------------------------|---------------|
| MVN | move the NOT of the 32-bit value into a register | $Rd = \sim N$ |

**Example 3.1:** This example shows a simple move instruction. The **MOV** instruction takes the contents of **register** r5 and copies them into **register** r7, in this case, taking the value 5, and overwriting the value 8 in register r7.

**PRE** R5=5

R7 = 8

MOV R7,R5 ;LET R7=R5

**POST** R5=5

R7=5

#### 2.1.2 Barrel Shifter

- In above Example, we showed a MOV instruction where *N* is a simple register. But *N* can be more than just a register or immediate value; it can also be a register *Rm* that has been preprocessed by the barrel shifter prior to being used by a data processing instruction.
- Data processing instructions are processed within the arithmetic logic unit (ALU).

- A unique and powerful feature of the ARM processor is the ability to *shift the 32-bit* binary pattern in one of the source registers left or right by a specific number of positions before it enters the ALU.
- Pre-processing or shift occurs within the cycle time of the instruction.
- This shift increases the power and flexibility of many data processing operations. This is particularly useful for loading constants into a register and achieving fast multiplies or division by a power of 2.
- There are data processing instructions that do not use the barrel shift, for example, the MUL (multiply), CLZ (count leading zeros), and QADD (signed saturated 32-bit add) instructions.



Figure: Barrel Shifter and ALU

- Figure shows the data flow between the ALU and the barrel shifter.Register *Rn* enters the ALU without any pre- processing of registers.
- When the example 3.2 is submitted to the ALU processing will be done as follows:
  - We apply a logical shift left (LSL) to register *R5*before moving it to the destination register. This is the same as applying the standard *C* language shift operator « to the register.
  - The MOV instruction copies the shift operator result N into register Rd. N represents the result of the LSL operation described in the Table 3.2.

Table 3.2 Barrel shifter operations.

| Mnemonic | Description            | Shift  | Result                                                    | Shift amount y |
|----------|------------------------|--------|-----------------------------------------------------------|----------------|
| LSL      | logical shift left     | xLSL y | $x \ll y$ (unsigned) $x \gg y$                            | #0-31 or Rs    |
| LSR      | logical shift right    | xLSR y |                                                           | #1-32 or Rs    |
| ASR      | arithmetic right shift | xASR y | (signed) $x \gg y$                                        | #1-32 or Rs    |
| ROR      | rotate right           | xROR y | ((unsigned) $x \gg y$ )   ( $x \ll (32 - y)$ )            | #1-31 or Rs    |
| RRX      | rotate right extended  | xRRX   | $(c \text{ flag} \ll 31) \mid ((\text{unsigned})x \gg 1)$ | none           |

Note: x represents the register being shifted and y represents the shift amount.

**Example 3.2:** The example multiplies register R5 with 4 and then places the result into register R7.

PRE R5=5
R8=8
MOV R7,R5,LSL #2 ; let R7 = R5\*4= (R5<<2)
POST R5=5
R7=20

• The following Figure illustrates a logical shift left by one.



Figure: Logical Shift Left by One

- For example, the contents of bit 0 are shifted to bit 1. Bit 0 is cleared. The C flag is updated with the last bit shifted out of the register.
- This is bit (32 y) of the original value, where y is the shift amount. When y is greater than one, then a shift by y positions is the same as a shift by one position executed y times.

**Example 3.3:** This example of a MOVS instruction shifts register r1 left by one bit. This multiplies register r1 by a value 21. As you can see, the C flag is updated in the *cpsr* because the S suffix is present in the instruction mnemonic.

$$PRE$$
  $cpsr = nzcvqiFt\_USER$   
 $r0 = 0x00000000$   
 $r1 = 0x80000004$   
 $MOVS\ r0,\ r1,\ LSL\ \#1$ 

**POST** 
$$cpsr = nzCvqiFt\_USER$$
  
 $r0 = 0x00000008$   
 $r1 = 0x80000004$ 

The Table 3.3 lists the syntax for the different barrel shift operations available on data processing instructions. The second operand N can be an immediate constant preceded by #, a register value Rm, or the value of Rm processed by a shift.

Table 3.3 Barrel shift operation syntax for data processing instructions.

| N shift operations                  | Syntax             |
|-------------------------------------|--------------------|
| Immediate                           | #immediate         |
| Register                            | Rm                 |
| Logical shift left by immediate     | Rm, LSL #shift imm |
| Logical shift left by register      | Rm, LSL Rs         |
| Logical shift right by immediate    | Rm, LSR #shift_imm |
| Logical shift right with register   | Rm, LSR Rs         |
| Arithmetic shift right by immediate | Rm, ASR #shift imm |
| Arithmetic shift right by register  | Rm, ASR Rs         |
| Rotate right by immediate           | Rm, ROR #shift_imm |
| Rotate right by register            | Rm, ROR Rs         |
| Rotate right with extend            | Rm, RRX            |

#### 2.1.3 Arithmetic Instructions

The arithmetic instructions implement addition and subtraction of 32-bit signed and unsigned values.

| ADC | add two 32-bit values and carry                  | Rd = Rn + N + carry         |
|-----|--------------------------------------------------|-----------------------------|
| ADD | add two 32-bit values                            | Rd = Rn + N                 |
| RSB | reverse subtract of two 32-bit values            | Rd = N - Rn                 |
| RSC | reverse subtract with carry of two 32-bit values | Rd = N - Rn - !(carry flag) |
| SBC | subtract with carry of two 32-bit values         | Rd = Rn - N - !(carry flag) |
| SUB | subtract two 32-bit values                       | Rd = Rn - N                 |

N is the result of the shifter operation. The syntax of shifter operation is shown in Table 3.3.

Example This simple subtract instruction subtracts a value stored in register r2 from a value stored in register r1. The result is stored in register r0.

```
PRE r0 = 0x00000000
r1 = 0x00000002
r2 = 0x00000001
SUB r0, r1, r2
POST r0 = 0x00000001
```

EXAMPLE This reverse subtract instruction (RSB) subtracts r1 from the constant value #0, writing the result to r0. You can use this instruction to negate numbers.

```
PRE r0 = 0x00000000
r1 = 0x00000077
RSB r0, r1, #0 ; Rd = 0x0 - r1
POST r0 = -r1 = 0xffffff89
```

3.6 The SUBS instruction is useful for decrementing loop counters. In this example we subtract the immediate value one from the value one stored in register r1. The result value zero is written to register r1. The cpsr is updated with the ZC flags being set.

```
pre     cpsr = nzcvqiFt_USER
     r1 = 0x00000001

SUBS r1, r1, #1
```

#### 2.1.4 Using the Barrel Shifter with Arithmetic Instructions

- The wide range of second operand shifts available on arithmetic and logical instructions is a very powerful feature of the ARM instruction set.
- The Example 3.7 illustrates the use of the inline barrel shifter with an arithmetic instruction.
- The instruction multiplies the value stored in register *r1* by three.

**Example 3.7:**Register r1 is first shifted one location to the left to give the value of twice r1. The ADD instruction then adds the result of the barrel shift operation to

register r1. The final result transferred into register r0 is equal to three times the value stored in register r1.

```
PRE r0 = 0x00000000
r1 = 0x00000005

ADD r0, r1, r1, LSL #1

POST r0 = 0x0000000f
r1 = 0x00000005
```

#### 2.1.5 Logical Instructions

• Logical instructions perform bitwise logical operations on the two source registers.

Syntax: <instruction>{<cond>}{S} Rd, Rn, N

| AND                                                  | logical bitwise AND of two 32-bit values | Rd = Rn & N         |
|------------------------------------------------------|------------------------------------------|---------------------|
| ORR                                                  | logical bitwise OR of two 32-bit values  | $Rd = Rn \mid N$    |
| EOR logical exclusive OR of two 32-bit values $Rd =$ |                                          | $Rd = Rn \wedge N$  |
| BIC logical bit clear (AND NOT) Rd = I               |                                          | $Rd = Rn \& \sim N$ |

**Example 3.8:** This example shows a logical OR operation between registers r1 and r2. Register r0 holds the result.

**PRE** 
$$r0 = 0x000000000 r1 = 0x02040608 r2 = 0x10305070$$
  
**ORR r0**, **r1**, **r2**

**POST** r0 = 0x12345678

This example shows a more complicated logical instruction called BIC, which carries out a logical bit clear.

```
PRE r1 = 0b1111
r2 = 0b0101

BIC r0, r1, r2

POST r0 = 0b1010

This is equivalent to
```

Rd = Rn AND NOT(N)

- In this example, register r2 contains a binary pattern where every binary l in r2 clears a corresponding bit location in register rl.
- This instruction is particularly useful when clearing status bits and is frequently used to change interrupt masks in the *cpsr*.

<u>NOTE:</u> The logical instructions update the *cpsr* flags only if the S suffix is present. These instructions can use barrel-shifted second operands in the same way as the arithmetic instructions.

#### 2.1.6 Comparison Instructions

- The comparison instructions are used to compare or test a register with a 32-bit value.
- They update the *cpsr* flag bits according to the result, but do not affect other registers.
- After the bits have been set, the information can then be used to change program flow by using conditional execution.
- It is not required to apply the S suffix for comparison instructions to update the flags.

Syntax: <instruction>{<cond>} Rn, N

| CMN | compare negated                        | flags set as a result of $Rn + N$      |
|-----|----------------------------------------|----------------------------------------|
| CMP | compare                                | flags set as a result of $Rn - N$      |
| TEQ | test for equality of two 32-bit values | flags set as a result of $Rn \wedge N$ |
| TST | test bits of a 32-bit value            | flags set as a result of Rn & N        |

N is the result of the shifter operation.

This example shows a CMP comparison instruction. You can see that both registers, r0 and r9, are equal before executing the instruction. The value of the z flag prior to execution is 0 and is represented by a lowercase z. After execution the z flag changes to 1 or an uppercase Z. This change indicates equality.

```
PRE     cpsr = nzcvqiFt_USER
    r0 = 4
    r9 = 4

CMP    r0, r9

POST    cpsr = nZcvqiFt_USER
```

- The CMP is effectively a subtract instruction with the result discarded; similarly the TST instruction is a logical AND operation, and TEQ is a logical exclusive OR operation.
- For each, the results are discarded but the condition bits are updated in the *cpsr*.
- It is important to understand that comparison instructions only modify the condition flags of the cpsr and do not affect the registers being compared.

#### 2.1.7 Multiply Instructions:

- The multiply instructions multiply the contents of a pair of registers and, depending upon the instruction, accumulate the results in with another register.
- The long multiplies accumulate onto a pair of registers representing a 64-bit value. The final result is placed in a destination register or a pair of registers.

| MLA | multiply and accumulate | $Rd = (Rm^*Rs) + Rn$ |  |
|-----|-------------------------|----------------------|--|
| MUL | multiply                | $Rd = Rm^*Rs$        |  |

Syntax: <instruction>{<cond>}{S} RdLo, RdHi, Rm, Rs

| SMLAL | signed multiply accumulate long   | [RdHi, RdLo] = [RdHi, RdLo] + (Rm*Rs) |
|-------|-----------------------------------|---------------------------------------|
| SMULL | signed multiply long              | [RdHi, RdLo] = Rm*Rs                  |
| UMLAL | unsigned multiply accumulate long | [RdHi, RdLo] = [RdHi, RdLo] + (Rm*Rs) |
| UMULL | unsigned multiply long            | [RdHi, RdLo] = Rm*Rs                  |

- The number of cycles taken to execute a multiply instruction depends on the processor implementation. For some implementations the cycle timing also depends on the value in *Rs*.
  - This example shows a simple multiply instruction that multiplies registers r1 and r2 together and places the result into register r0. In this example, register r1 is equal to the value 2, and r2 is equal to 2. The result, 4, is then placed into register r0.

• The long multiply instructions (SMLAL, SMULL, UMLAL, and UMULL) produce a 64-bit result. The result is too large to fit a single 32-bit register so the result is placed in two registers labelled *RdLo* and *RdHi*.

- *RdLo*holds the lower 32 bits of the 64-bit result, and *RdHi*holds the higher 32 bits of the 64-bit result. The following shows an example of a long unsigned multiply instruction.
  - 3.12 The instruction multiplies registers *r*2 and *r*3 and places the result into register *r*0 and *r*1. Register *r*0 contains the lower 32 bits, and register *r*1 contains the higher 32 bits of the 64-bit result.

```
PRE r0 = 0x00000000

r1 = 0x00000000

r2 = 0xf0000002

r3 = 0x00000002

UMULL r0, r1, r2, r3 ; [r1,r0] = r2*r3

POST r0 = 0xe0000004 ; = RdLo

r1 = 0x00000001 ; = RdHi
```

#### 2.2 Branch Instructions

A branch instruction changes the flow of execution or is used to call a routine. This type of instruction allows programs to have **subroutines**, **if-then-else structures**, **and loops**.

The change of execution flow forces the program counter *pc* to point to a new address. The ARMv5Einstruction set includes four different branch instructions.

```
Syntax: B{<cond>} label
BL{<cond>} Rm
BLX{<cond>} label | Rm
```

| В   | branch                    | pc = label                                                                                                    |
|-----|---------------------------|---------------------------------------------------------------------------------------------------------------|
| BL  | branch with link          | pc = label $lr = address$ of the next instruction after the BL                                                |
| ВХ  | branch exchange           | pc=Rm & Oxfffffffe, T=Rm & 1                                                                                  |
| BLX | branch exchange with link | pc = label, $T = 1pc = Rm$ & $0xffffffffe$ , $T = Rm$ & $1lr = address$ of the next instruction after the BLX |

The address *label* is stored in the instruction as a signed *pc*-relative offset and must be within approximately 32 MB of the branch instruction.

• *T* refers to the Thumb bit in the *cpsr*. When instructions set *T*, the ARM switches to Thumb state.

3.13 This example shows a forward and backward branch. Because these loops are address specific, we do not include the pre- and post-conditions. The forward branch skips three instructions. The backward branch creates an infinite loop.

```
B forward
ADD r1, r2, #4
ADD r0, r6, #2
ADD r3, r7, #4
forward
SUB r1, r2, #4

backward
ADD r1, r2, #4
SUB r1, r2, #4
ADD r4, r6, r7
B backward
```

- In this example, forward and backward are the labels. The branch labels are placed at the
  beginning of the line and are used to mark an address that can be used later by the assembler
  to calculate the branch offset.
- The branch with link, or BL, instruction is similar to the B instruction but overwrites the link register *lr* with a return address. It performs a subroutine call.

3.14 The branch with link, or BL, instruction is similar to the B instruction but overwrites the link register *lr* with a return address. It performs a subroutine call. This example shows a simple fragment of code that branches to a subroutine using the BL instruction. To return from a subroutine, you copy the link register to the *pc*.

```
BL subroutine ; branch to subroutine

CMP r1, #5 ; compare r1 with 5

MOVEQ r1, #0 ; if (r1==5) then r1 = 0

:

subroutine

<subroutine code>

MOV pc, lr ; return by moving pc = lr
```

- The branch exchange (BX) and branch exchange with link (BLX) are the third type of branch instruction.
- The BX instruction uses an absolute address stored in register Rm. It is primarily used to branch to and from Thumb code. The T bit in the cpsris updated by the least significant bit of the branch register.
- Similarly the BLX instruction updates the T bit of the cpsr with the least significant bit and additionally sets the link register with the return address.

#### 2.3 LOAD-STORE INSTRUCTIONS

- Load-store instructions transfer data between memory and processor registers. There are
  three types of load-store instructions: single-register transfer, multiple-register transfer, and
  swap.
- There are 3 types of load and store instructions. They are:
  - 1. Single-Register Transfer
  - 2. Multiple Register Transfer
  - 3. Swap

#### 2.3.1 Single-Register Transfer

- These instructions are used for moving a single data item in and out of a register.
- The data types supported are signed and unsigned words (32-bit), half-words (16-bit), and bytes. Here are the various load-store single-register transfer instructions.

Syntax: <LDR|STR>{<cond>}{B} Rd,addressing1 LDR{<cond>}SB|H|SH Rd, addressing2 STR{<cond>}H Rd, addressing2

| LDR   | load word into a register            | Rd <- mem32[address]                 |
|-------|--------------------------------------|--------------------------------------|
| STR   | save byte or word from a register    | Rd -> mem32[address]                 |
| LDRB  | load byte into a register            | Rd <- mem8[address]                  |
| STRB  | save byte from a register            | Rd -> mem8[address]                  |
| LDRH  | load halfword into a register        | Rd <- mem16[address]                 |
| STRH  | save halfword into a register        | Rd -> mem16[address]                 |
| LDRSB | load signed byte into a register     | Rd <- SignExtend<br>(mem8[address])  |
| LDRSH | load signed halfword into a register | Rd <- SignExtend<br>(mem16[address]) |

• LDR and STR instructions can load and store data on a boundary alignment that is the same as the data type size being loaded or stored.

3.15 LDR and STR instructions can load and store data on a boundary alignment that is the same as the datatype size being loaded or stored. For example, LDR can only load 32-bit words on a memory address that is a multiple of four bytes—0, 4, 8, and so on. This example shows a load from a memory address contained in register r1, followed by a store back to the same address in memory.

```
; load register r0 with the contents of ; the memory address pointed to by register ; r1.

LDR r0, [r1] ; = LDR r0, [r1, #0] ; store the contents of register r0 to ; the memory address pointed to by ; register r1.

STR r0, [r1] ; = STR r0, [r1, #0]
```

The first instruction loads a word from the address stored in register r1 and places it into register r0. The second instruction goes the other way by storing the contents of register r0 to the address contained in register r1. The offset from register r1 is zero. Register r1 is called the base address register.

#### 2.3.2 Single-Register Load-Store Addressing Modes

The ARM instruction set provides different modes for addressing memory. These modes incorporate one of the indexing methods: **preindex with writeback**, **preindex**, **and postindex**.

**Table: Index Methods** 

| Index method            | Data               | Base address<br>register | Example         |
|-------------------------|--------------------|--------------------------|-----------------|
| Preindex with writeback | mem[base + offset] | base + offset            | LDR r0,[r1,#4]! |
| Preindex                | mem[base + offset] | not updated              | LDR r0,[r1,#4]  |
| Postindex               | mem[base]          | base + offset            | LDR r0,[r1],#4  |

Note: ! indicates that the instruction writes the calculated address back to the base address register.

• *Preindex with writeback* calculates an address from a base register plus address offset and then updates that address base register with the new address.

#### Example:

PRE 
$$r0 = 0x00000000 r1 = 0x00090000$$
  
 $mem32[0x00009000] = 0x01010101$   
 $mem32[0x00009004] = 0x02020202$ 

**LDR r0, [r1, #4]!** ;Preindexing with writeback:

#### **POST**

r0 = 0x02020202r1 = 0x00009004

• *Preindex* offset is the same as the preindex with writeback but does not update the address base register.

#### Example:

PRE 
$$r0 = 0x00000000 \quad r1 = 0x00090000$$
  
 $mem32[0x00009000] = 0x01010101$   
 $mem32[0x00009004] = 0x02020202$   
LDR r0, [r1, #4] ;Preindexing

#### **POST**

r0 = 0x02020202r1 = 0x00009000

The preindex mode is useful for accessing an element in a data structure.

• *Postindex* only updates the address base register after the address is used. The postindex and preindex with writeback modes are useful for traversing an array.

#### Example:

PRE 
$$r0 = 0x00000000 \quad r1 = 0x00090000$$
  
 $mem32[0x00009000] = 0x01010101$   
 $mem32[0x00009004] = 0x02020202$   
LDR r0, [r1],#4 ;Postindexing

#### **POST**

r0 = 0x01010101r1 = 0x00009004

• The addressing modes available with a particular load or store instruction depend on the instruction class. The following Table shows the addressing modes available for load and store of a 32-bit word or an unsigned byte.

Addressing<sup>1</sup> mode and index method Addressing<sup>1</sup> syntax Preindex with immediate offset [Rn, #+/-offset 12] Preindex with register offset [Rn, +/-Rm]Preindex with scaled register offset [Rn, +/-Rm, shift #shift imm] Preindex writeback with immediate offset [Rn, #+/-offset 12]! Preindex writeback with register offset [Rn, +/-Rm]![Rn, +/-Rm, shift #shift imm]! Preindex writeback with scaled register offset Immediate postindexed [Rn], #+/-offset 12 Register postindex [Rn], +/-RmScaled register postindex [Rn], +/-Rm, shift #shift imm

Table: Single-Register Load-Store Addressing, Word or Unsigned Byte

- A signed offset or register is denoted by "+/-", identifying that it is either a positive or negative offset from the base address register *Rn*. The base address register is a pointer to a byte in memory, and the offset specifies a number of bytes.
- **Immediate offset** means the address is calculated using the base address register and a 12-bit offset encoded in the instruction.
- **Register offset** means the address is calculated using the base address register and a specific register's contents.
- Scaled Register Offset means the address is calculated using the base address register and a barrel shift operation.
- The following Table provides an example of the different variations of the LDR instruction.

Table: Examples of LDR Instructions using Different Addressing Modes

|                  | Instruction              | r0 =                   | r1 + =       |
|------------------|--------------------------|------------------------|--------------|
| Preindex<br>with | LDR r0,[r1,#0x4]!        | mem32[r1+0x4]          | 0x4          |
| writeback        | 100 % [%1 %2] 1          | mom22[v1.v2]           | <b>5</b> 2   |
|                  | LDR r0,[r1,r2]!          | mem32[r1+r2]           | r2           |
|                  | LDR r0,[r1,r2,LSR#0x4]!  | mem32[r1+(r2_LSR 0x4)] | (r2 LSR 0x4) |
| Preindex         | LDR r0,[r1,#0x4]         | mem32[r1+0x4]          | not updated  |
|                  | LDR r0,[r1,r2]           | mem32[r1+r2]           | not updated  |
|                  | LDR r0,[r1,-r2,LSR #0x4] | mem32[r1-(r2 LSR 0x4)] | not updated  |
| Postindex        | LDR r0,[r1],#0x4         | mem32[r1]              | 0x4          |
|                  | LDR r0,[r1],r2           | mem32[r1]              | r2           |
|                  | LDR r0,[r1],r2,LSR #0x4  | mem32[r1]              | (r2 LSR 0x4) |

• The following Table shows the addressing modes available on load and store instructions using 16-bithalfword or signed byte data.

Table: Single-Register Load-Store Addressing, Halfword, Signed Halfword, Signed Byte and Doubleword

| Addressing <sup>2</sup> mode and index method | Addressing <sup>2</sup> syntax |
|-----------------------------------------------|--------------------------------|
| Preindex immediate offset                     | [Rn, #+/-offset 8]             |
| Preindex register offset                      | [Rn, +/-Rm]                    |
| Preindex writeback immediate offset           | [Rn, #+/-offset 8]!            |
| Preindex writeback register offset            | [Rn, +/-Rm]!                   |
| Immediate postindexed                         | [Rn], #+/-offset 8             |
| Register postindexed                          | [Rn], +/-Rm                    |

- These operations cannot use the barrel shifter. There are no STRSB or STRSH instructions since STRH stores both a signed and unsigned halfword;
- Similarly STRB stores signed and unsigned bytes. The following Table shows the variations for STRH instructions.

**Table: Variations of STRH Instructions** 

|                            | Instruction           | Result           | r1 + =      |
|----------------------------|-----------------------|------------------|-------------|
| Preindex with<br>writeback | STRH r0,[r1,#0x4]!    | mem16[r1+0x4]=r0 | 0x4         |
|                            | STRH r0,[r1,r2]!      | mem16[r1+r2]=r0  | r2          |
| Preindex                   | STRH $r0, [r1, #0x4]$ | mem16[r1+0x4]=r0 | not updated |
|                            | STRH r0,[r1,r2]       | mem16[r1+r2]=r0  | not updated |
| Postindex                  | STRH r0, [r1], #0x4   | mem16[r1]=r0     | 0x4         |
|                            | STRH r0,[r1],r2       | mem16[r1]=r0     | r2          |

#### 2.3.3 Multiple-Register Transfer

- Load-store multiple instructions can transfer multiple registers between memory and the processor in a single instruction.
- The transfer occurs from a base address register Rn pointing into memory.
- Multiple-register transfer instructions are more efficient from single-register transfers for moving blocks of data around memory and saving and restoring context and stacks.
- Load-store multiple instructions can increase interrupt latency. ARM implementations do not usually interrupt instructions while they are executing.

**For example**, on an ARM7 a load multiple instruction takes 2 + Nt cycles, where N is the number of registers to load and t is the number of cycles required for each sequential access to memory.

• Compilers, such as *armcc*, provide a switch to control the maximum number of registers being transferred on a load-store, which limits the maximum interrupt latency.

| LDM | load multiple registers | $\label{eq:red} \{Rd\}^{*N} < -\text{ mem} \\ 32[\text{start address} + 4^*N] \text{ optional Rn updated}$ |
|-----|-------------------------|------------------------------------------------------------------------------------------------------------|
| STM | save multiple registers | ${Rd}^{*N}$ -> mem32[start address + 4*N] optional Rn updated                                              |

• The following Table shows the different addressing modes for the load-store multiple instructions. Here *N* is the number of registers in the list of registers.

**Table: Addressing Mode for Load-Store Multiple Instructions** 

| Addressing<br>mode | Description      | Start address | End address  | Rn!      |
|--------------------|------------------|---------------|--------------|----------|
| IA                 | increment after  | Rn            | Rn + 4*N - 4 | Rn + 4*N |
| IB                 | increment before | Rn + 4        | Rn + 4*N     | Rn + 4*N |
| DA                 | decrement after  | Rn - 4*N + 4  | Rn           | Rn - 4*N |
| DB                 | decrement before | Rn - 4*N      | Rn-4         | Rn - 4*N |

- Any subset of the current bank of registers can be transferred to memory or fetched from memory.
- The base register *Rn* determines the source or destination address for a load-store multiple instruction. This register can be optionally updated following the transfer. This occurs when register *Rn* is followed by the ! character, similar to the single-register load-store using preindex with writeback.

Example 3.17: In this example, register r0 is the base register Rn and is followed by !, indicating that the register is updated after the instruction is executed. You will notice within the load multiple instruction that the registers are not individually listed. Instead the "-" character is used to identify a range of registers. In this case the range is from register r1 to r3 inclusive. Each register can also be listed, using a comma to separate each register within "{" and "}" brackets.

#### **PRE**

$$r0 = 0x00080010$$
  
 $r1 = 0x00000000 r2 = 0x00000000 r3 = 0x00000000$   
**LDMIA r0!**, {r1-r3}

#### **POST**

r0=0x0008001c r1=0x00000001 r2=0x00000002 r3=0x00000003

• The following Figure shows a graphical representation.



Figure: Pre-condition for LDMIA Instruction

- The base register r0 points to memory address 0x80010 in the PRE condition.
- Memory addresses 0x80010, 0x80014, and 0x80018 contain the values 1, 2, and 3 respectively.
- After the load multiple instruction executes, registers r1, r2, and r3 contain these values as shown in the following Figure.



**Figure: Post Condition for LDMIA Instruction** 

• The base register r0 points to memory address 0x80010 in the PRE condition.

- Memory addresses 0x80010, 0x80014, and 0x80018 contain the values 1, 2, and 3 respectively.
- After the load multiple instruction executes, registers r1, r2, and r3 contain these values as shown in the following Figure.



**Figure: Post Condition for LDMIB Instruction** 

- After execution, register *r0* now points to the last loaded memory location. This is in contrast with the LDMIA example, which pointed to the next memory location.
- The decrement versions DA and DB of the load-store multiple instructions decrement the start address and then store to ascending memory locations.
- This is equivalent to descending memory but accessing the register list in reverse order.
- With the increment and decrement load multiples; you can access arrays forwards or backwards.
- They also allow for stack push and pull operations.
- The following Table shows a list of load-store multiple instruction pairs.

Table: Load-Store Multiple Pairs when Base Update used

| Store Multiple | Load Multiple |
|----------------|---------------|
| STMIA          | LDMDB         |
| STMIB          | LDMDA         |
| STMDA          | LDMIB         |
| STMDB          | LDMIA         |

- If you use a store with base update, then the paired load instruction of the same number of registers will reload the data and restore the base address pointer.
- This is useful when you need to temporarily save a group of registers and restore them later.

**Example 3.18:** This example shows an STM increment before instruction followed by an LDM decrement after instruction.

```
PRE r0 = 0x00009000 r1 = 0x000000009 r2 = 0x000000008 r3 = 0x000000007

STMIB r0!, {r1-r3} MOV r1, #1

MOV r2, #2

MOV r3, #3

PRE(2) r0 = 0x0000900c r1 = 0x000000001 r2 = 0x000000002 r3 = 0x000000003

LDMDA r0!, {r1-r3}

POST r0 = 0x00009000 r1 = 0x000000009 r2 = 0x000000008 r3 = 0x000000007
```

• The STMIB instruction stores the values 7, 8, 9 to memory. We then corrupt register *r1* to *r3*. The LDMDA reloads the original values and restores the base pointer *r0*.

**Example 3.19:** We illustrate the use of the load-store multiple instructions with a block memory copy example. This example is a simple routine that copies blocks of 32 bytes from a source addresslocation to a destination address location. The example has two load-store multiple instructions, which use the same increment after addressing mode.

; r9 points to start of source data ; r10 points to start of destination data ; r11 points to end of the source

; load 32 bytes from source and update r9 pointer

LDMIA r9!, {r0-r7}

; store 32 bytes to destination and update r10 pointer

**STMIA r10!**,  $\{\mathbf{r0}-\mathbf{r7}\}$ ; and store them

; have we reached the end

loop

CMP r9, r11

**BNE loop** 

- This routine relies on registers r9, r10, and r11 being set up before the code is executed.
- Registers r9 and r11 determine the data to be copied, and register r10 points to the destination in memory for the data.
- LDMIA loads the data pointed to by register r9 into registers r0 to r7. It also updates r9 to point to the next block of data to be copied.
- STMIA copies the contents of registers r0 to r7 to the destination memory address pointed to by register r10. It also updates r10 to point to the next destination location.

- **CMP and BNE** compare pointers r9 and r11 to check whether the end of the block copy has been reached.
- If the block copy is complete, then the routine finishes; otherwise the loop repeats with the updated values of register r9 and r10.
- The BNE is the branch instruction B with a condition mnemonic NE (not equal). If the
  previous compare instruction sets the condition flags to not equal, the branch instruction is
  executed.
- The following Figure shows the memory map of the block memory copy and how the routine moves through memory.



Figure: Block Memory Copy in the Memory map

• Theoretically this loop can transfer 32 bytes (8 words) in two instructions, for a maximum possible throughput of 46 MB/second being transferred at 33 MHz. These numbers assume a perfect memory system with fast memory.

**Stack Operation:** The ARM architecture uses the load-store multiple instructions to carry out stack operations.

- The *pop operation*(removing data from a stack) uses a load multiple instruction.
- The *push operation*(placing data onto the stack) uses a store multiple instruction.
- When using a stack you have to decide whether the stack will grow up or down in memory.
  - o A stack is either -
    - ascending (A)— stacks grow towards higher memory addresses or
    - *descending* (*D*) stacks grow towards lower memory addresses.
- When you use a *full stack* (F), the stack pointer sp points to an address that is the last used or full location (i.e., sp points to the last item on the stack).

- If you use an *empty stack* (E) the *sp* points to an address that is the first unused or empty location (i.e., it points after the last item on the stack).
- There are number of load-store multiple addressing mode aliases available to support stack operations (see the following Table).

**Table: Addressing Methods for Stack Operations** 

| Addressing mode | Description      | Pop   | = LDM | Push  | = STM |
|-----------------|------------------|-------|-------|-------|-------|
| FA              | full ascending   | LDMFA | LDMDA | STMFA | STMIB |
| FD              | full descending  | LDMFD | LDMIA | STMFD | STMDB |
| EA              | empty ascending  | LDMEA | LDMDB | STMEA | STMIA |
| ED              | empty descending | LDMED | LDMIB | STMED | STMDA |

- Next to the *pop* column is the actual load multiple instruction equivalent.
- For example, a full ascending stack would have the notation FA appended to the load multiple instruction—LDMFA. This would be translated into an LDMDA instruction.
- ARM has specified an ARM-Thumb Procedure Call Standard (ATPCS) that defines how
  routines are called and how registers are allocated. In the ATPCS, stacks are defined as
  being full descending stacks. Thus, the LDMFD and STMFD instructions provide the pop
  and push functions, respectively.

**Example 3.20:** The STMFD instruction pushes registers onto the stack, updating the *sp*. The following Figure shows a *push* onto a full descending stack.



Figure: STMFD Instruction – Full Stack push Operation

 You can see that when the stack grows the stack pointer points to the last full entry in the stack.

**PRE** 
$$r1 = 0x00000002 \text{ r4} = 0x00000003 \text{ sp} = 0x00080014$$
  
**STMFD sp!**, {**r1**, **r4**}

**POST** 
$$r1 = 0x000000002 \text{ r4} = 0x00000003 \text{ sp} = 0x0008000c$$

**Example 3.21:** The following Figure shows a *push* operation on an empty stack using the STMED instruction.

| PRE  | Address | Data       | POST                 | Address | Data       |
|------|---------|------------|----------------------|---------|------------|
|      | 0x80018 | 0x00000001 |                      | 0x80018 | 0x00000001 |
|      | 0x80014 | 0x00000002 |                      | 0x80014 | 0x00000002 |
| sp → | 0x80010 | Empty      |                      | 0x80010 | 0x00000003 |
|      | 0x8000c | Empty      |                      | 0x8000c | 0x00000002 |
|      | 0x80008 | Empty      | $sp \longrightarrow$ | 0x80008 | Empty      |

Figure: STMED Instruction – Empty Stack push Operation

• The STMED instruction pushes the registers onto the stack but updates register *sp* to point to the next empty location.

PRE 
$$r1 = 0x00000002 \text{ r4} = 0x00000003 \text{ sp} = 0x00080010$$
  
STMED sp!, {r1, r4}  
POST  $r1 = 0x000000002 \text{ r4} = 0x00000003 \text{ sp} = 0x00080008$ 

- When handling a checked stack there are three attributes that need to be preserved:
  - the stack base
  - o the stack pointer and
  - o the stack limit
- The **stack base** is the starting address of the stack in memory.
- The **stack pointer** initially points to the stack base; as data is pushed onto the stack, the stack pointer descends memory and continuously points to the top of stack. **If the stack pointer passes the stack limit, then a stack overflow error has occurred.**
- Here is a small piece of code that checks for stack overflow errors for a descending stack:

; check for stack overflow

- ATPCS defines register *r10* as the stack limit or *sl*. This is optional since it is only used when stack checking is enabled.
- The **BLLO** instruction is a branch with link instruction plus the condition mnemonic LO.
  - If sp is less than register r10 after the new items are pushed onto the stack, then stack overflow error has occurred.
  - If the stack pointer goes back past the stack base, then a stack underflow error has occurred.

#### 2.3.4 Swap Instructions

- The swap instruction is a special case of a load-store instruction. It swaps the contents of memory with the contents of a register.
- This instruction is an atomic operation—it reads and writes a location in the same bus operation, preventing any other instruction from reading or writing to that location until it completes.

Syntax: SWP{B}{<cond>} Rd,Rm,[Rn]

| SWP  | swap a word between memory and a register | tmp = mem32[Rn]<br>mem32[Rn] = Rm<br>Rd = tmp |
|------|-------------------------------------------|-----------------------------------------------|
| SWPB | swap a byte between memory and a register | tmp = mem8[Rn]<br>mem8[Rn] = Rm<br>Rd = tmp   |

- Swap cannot be interrupted by any other instruction or any other bus access. We say the
  system "holds the bus" until the transaction is complete. Also, swap instruction allows for
  both a word and a byte swap.
- **Example:** The swap instruction loads a word from memory into register r0 and overwrites the memory with register r1.

**Example 3.23**: This example shows a simple data guard that can be used to protect data from being written by another task. The SWP instruction "holds the bus" until the transaction is complete.

```
MOV r1, =semaphore

MOV r2, #1

SWP r3, r2, [r1] ; hold the bus until complete

CMP r3, #1
```

#### BEQ spin

The address pointed to by the semaphore either contains the value 0 or 1. When the semaphore equals 1, then the service in question is being used by another process. The routine will continue to loop around until the service is released by the other process—in other words, when the semaphore address location contains the value 0.

#### 2.4 SOFTWARE INTERRUPT INSTRUCTION

**PRE** 

- A software interrupt instruction (SWI) causes a software interrupt exception, which provides a mechanism for applications to call operating system routines.
- When the processor executes an SWI instruction, it sets the program counter pc to the offset 0x8 in the vector table.
- The instruction also forces the processor mode to SVC, which allows an operating system routine to be called in a privileged mode.
- Each SWI instruction has an associated SWI number, which is used to represent a particular function call or feature.

**Example 3.24:** Here we have a simple example of an SWI call with SWI number 0x123456, used by ARM Toolkits as a debugging SWI. Typically the SWI instruction is executed in user mode.

```
cpsr = nzcVqift_USER
       pc = 0x00008000
       lr = 0x003fffff
                             ; lr = r14 r0 = 0x12
       0x00008000
                     SWI
                             0x123456
POST cpsr = nzcVqIft_SVC
       spsr = nzcVqift_USER pc = 0x00000008
       lr = 0x00008004 r0 = 0x12
```

- Since SWI instructions are used to call operating system routines, you need some form of parameter passing. This is achieved using registers. In this example, register r0 is used to pass the parameter 0x12. The return values are also passed back via registers.
- Code called the **SWI handler** is required to process the SWI call. The handler obtains the SWI number using the address of the executed instruction, which is calculated from the link register lr.

The SWI number is determined by

#### SWI\_Number = <SWI instruction>AND NOT (0xff000000)

• Here the SWI instruction is the actual 32-bit SWI instruction executed by the processor.

**Example 3.25:** This example shows the start of an SWI handler implementation. The code fragment determines what SWI number is being called and places that number into register r10. You can see from this example that the load instruction first copies the complete SWI instruction into register r10. The BIC instruction masks off the top bits of the instruction, leaving the SWI number. We assume the SWI has been called from ARM state.

#### SWI handler

; Store registers r0-r12 and the link register

STMFD sp!, {r0-r12, lr} ; Read the SWI instruction

LDR r10, [lr, #-4]; Mask off top 8 bits

BIC r10, r10, #0xff000000 ; r10 - contains the SWI number

BL service routine ; return from SWI handler

LDMFD sp!,  $\{r0-r12, pc\}$ 

• The number in register *r10* is then used by the SWI handler to call the appropriate SWI service routine.

#### 2.5 PROGRAM STATUS REGISTER INSTRUCTIONS

- The ARM instruction set provides two instructions to directly control a *program status* register (psr).
- The *MRS instruction* transfers the contents of either the *cpsr* or *spsr* into a register.
- The *MSR instruction* transfers the contents of a register into the *cpsr*or *spsr*. Together these instructions are used to read and write the *cpsr*and *spsr*.
- In the syntax we can see a *label* called fields. This can be any combination of *control* (c), extension (x), status (s), and flags (f).

| MRS | copy program status register to a general-purpose register   | Rd = psr               |
|-----|--------------------------------------------------------------|------------------------|
| MSR | move a general-purpose register to a program status register | psr[field] = Rm        |
| MSR | move an immediate value to a program status register         | psr[field] = immediate |

• These fields relate to particular byte regions in a psr, as shown in the following Figure.



Figure: psr Byte Fields

- The c field controls the interrupt masks, Thumb state, and processor mode.
- The following Example shows how to enable IRQ interrupts by clearing the I mask. This operation involves using both the MRS and MSR instructions to read from and then write to the cpsr.

**Example 3.26:** The MSR first copies the cpsr into register r1. The BIC instruction clears bit 7 of r1. Register r1 is then copied back into the cpsr, which enables IRQ interrupts. You can see from this example that this code preserves all the other settings in the cpsr and only modifies the I bit in the control field.

• This example is in SVC mode. In user mode you can read all cpsr bits, but you can only update the condition flag field f.

#### 2.5.1 Coprocessor Instructions

- Coprocessor instructions are used to extend the instruction set.
- A coprocessor can either provide additional computation capability or be used to control the memory subsystem including caches and memory management.
- The coprocessor instructions include data processing, register transfer, and memory transfer instructions.
  - Note that these instructions are only used by cores with a coprocessor.

| CDP     | coprocessor data processing—perform an operation in a coprocessor                 |
|---------|-----------------------------------------------------------------------------------|
| MRC MCR | coprocessor register transfer—move data to/from coprocessor registers             |
| LDC STC | coprocessor memory transfer—load and store blocks of memory to/from a coprocessor |

- In the syntax of the coprocessor instructions, The **cp** field represents the coprocessor number between **p0** and **p15**.
- The opcode fields describe the operation to take place on the coprocessor. The Cn, Cm, and Cd fields describe registers within the coprocessor.
- The coprocessor operations and registers depend on the specific coprocessor you are using.
- Coprocessor 15 (CP15) is reserved for system control purposes, such as memory management, write buffer control, cache control, and identification registers.

**Example 3.27:** This example shows a CP15 register being copied into a general-purpose register.

; transferring the contents of CP15 register c0 to register r10

• Here **CP15 register-0** contains the processor identification number. This register is copied into the general-purpose register r10.

#### 2.6 LOADING CONSTANTS

- You might have noticed that there is no ARM instruction to move a 32-bit constant into a register.
- Since ARM instructions are 32 bits in size, they obviously cannot specify a general 32-bit constant
- To aid programming there are two pseudo-instructions to move a 32-bit value into a register.

| LDR | load constant pseudoinstruction | Rd = 32-bit constant         |
|-----|---------------------------------|------------------------------|
| ADR | load address pseudoinstruction  | Rd = 32-bit relative address |

The first pseudo-instruction writes a 32-bit constant to a register using whatever instructions
are available. It defaults to a memory read if the constant cannot be encoded using other
instructions.

• The second pseudo-instruction writes a relative address into a register, which will be encoded using a pc-relative expression.

**Example 3.28:** This example shows an LDR instruction loading a 32-bit constant Oxff00ffff into register r0.

 $LDR~r0, [pc, \#constant\_number-8-\{PC\}]$ 

:

#### CONSTANT\_NUMBER

DCD 0xff00ffff

 This example involves a memory access to load the constant, which can be expensive for time-critical routines.

**Example 3.29:** The following Example shows an alternative method to load the same constant into register r0 by using an MVN instruction. Loading the constant 0xff00ffff using an MVN.

PRE none...

#### MVN r0, #0x00ff0000

**POST** r0 = 0xff00ffff

- As you can see, there are alternatives to accessing memory, but they depend upon the constant you are trying to load.
- The LDR pseudo-instruction either inserts an MOV or MVN instruction to generate a value (if possible) or generates an LDR instruction with a pc-relative address to read the constant from a literal pool—a data area embedded within the code.
- The following Table shows two pseudo-code conversions.

**Table: LDR pseudo-instruction Conversion** 

| Pseudoinstruction     | Actual instruction       |
|-----------------------|--------------------------|
| LDR rO, =0xff         | MOV rO, #Oxff            |
| LDR r0, $=0x55555555$ | LDR r0, [pc, #offset_12] |

- The first conversion produces a simple MOV instruction; the second conversion produces a pc-relative load.
- Another useful pseudo-instruction is the ADR instruction, or address relative. This
  instruction places the address of the given label into register Rd, using a pc-relative
  add or subtract.

## 2.7 Assembly Programming using Assembly Language

• Optimizing code reduces the

Maximum performance

- System power consumption and
- Reduce the clock speed needed for real-time operation.
- Optimization can turn an infeasible system into a feasible one, or an uncompetitive system into a competitive one.

#include <stdio.h>

can be achieved using
hand-written assembly
code.

• Writing assembly code
gives you direct control
of three optimization
tools that you cannot
explicitly use by

int square(int 1);

int main(void)
{
 int 1;
 for (1=0; 1<10; 1++)
 {
 printf("Square of %d is %d\n", 1, square(i));
 }
}

int square(int 1)
{
 printf("Square of %d is %d\n", 1, square(i));
}
</pre>

#### **Three optimization Tools**

writing C source:

- 1. Instruction scheduling: Reordering the instructions in a code sequence to avoid processor Stalls because of dependency.
- **2. Register allocation:** Deciding how variables should be allocated to ARM registers or stack locations for maximum performance.
- **3.** Conditional execution: Accessing the full range of ARM condition codes and conditional instructions.

#### 2.7.1 Writing Assembly Code

Here we use ARM Macro Assembler *armasm* for example. You can also use the GNU assembler *gas*.

This section gives examples showing how to convert the C function to basic assembly code.

**Example 1:** This example shows how to convert a C function to an assembly function. Consider the simple C program main.cfollowing that prints the squares of the integers from 0 to 9:

Let's see how to replace squareby an assembly function that performs the same action. Remove the C definition of square, but not the declaration (the second line) to produce a new C file main1.c. Next add an *armasm* assembler file square.s with the following contents:

## Main1.c Square.s

```
#include <stdio.h>
                                                                AREA
                                                                        |.text|, CODE, READONLY
int square(int i);
                                                               EXPORT square
int main(void)
                                                               ; int square(int i)
 int i;
                                                        square
 for (1=0; 1<10; 1++)
                                                                     r1, r0, r0 ; r1 = r0 * r0
                                                                     r0. r1
                                                                                  r0 = r1
   printf("Square of %d is %d\n", i, square(i));
                                                                     pc, lr
                                                                MOV
                                                                                  ; return r0
 }
                                                               END
```

- **AREA** directive names the area or code section that the code lives in.
- .text. : Read Only code | .text |: Alphanumeric character in prgm name
- **EXPORT** directive makes the symbol square available for external linking.
- armasm treats non-indented text as a label definition.
- Parameter passing is defined by the ARM-Thumb Procedure Call Standard (ATPCS).
- The input argument is passed in **register r0**, and the return value is returned in **register r0**.
- The multiply instruction has a restriction that the destination register must not be the same as the first argument register.
- **END** directive marks the end of the assembly file and Comments follow a semicolon.

The following script illustrates how to build this example using command line tools.

```
armcc -c main1.c
armasm square.s
armlink -o main1.axf main1.o square.o
```

#### 2.7.2 Profiling and Cycle Counting

 The first stage of any optimization process is to identify the critical routines and measure their current performance.

- A *profiler* is a tool that measures the proportion of time or processing cycles spent in each subroutine. You use a profiler to identify the most critical routines.
- A cycle counter measures the number of cycles taken by a specific routine.
   You can measure your success by using a cycle counter to benchmark a given subroutine before and after an optimization.
- The ARM simulator used by the *ADS1.1 debugger* is called the *ARMulator* and provides profiling and cycle counting features.

#### 2.7.3 Instruction Scheduling

- The time taken to execute instructions depends on the implementation pipeline.
- ➤ Here, we consider the *ARM9TDMI* pipeline timings.
- ➤ Instructions that are conditional on the value of the ARM condition codes in the *cpsr* take one cycle if the condition is not met. If the condition is met, then the following rules apply:
  - 1. ALU operations such as addition, subtraction, and logical operations take one cycle. This includes a shift by an immediate value. If you use a register-specified shift, then add one cycle. If the instruction writes to the pc, then add two cycles.
  - 2. Load instructions that load 32-bit words of memory such as LDR and LDM take N cycles to issue. If the instruction loads pc, then add two cycles.
  - 3. Load instructions that load 16-bit or 8-bit data such as LDRB, LDRSB, LDRH, and LDRSH take one cycle to issue.
  - 4. Branch instructions take three cycles.
  - 5. Store instructions that store N values take N cycles.
  - 6. *Multiply instructions* take a *varying number of cycles* depending on the value of the second operand

#### **ARM Pipeline and Dependencies**

- To understand how to schedule code efficiently on the ARM, we need to understand the ARM pipeline and dependencies.
- The ARM9TDMI processor performs five operations in parallel:

#### 1. Fetch

- 2. Decode
- 3. Execute (ALU)
- 4. LS1
- 5. LS2
- **Fetch:** Fetches instruction from memory using pc.
  - The instruction is then loaded into the core and then processed down the core pipeline.
- **Decode**: Decode the instruction that was fetched in the previous cycle.
  - The processor also reads the input operands from the register bank or if they are not available via one of the forwarding paths.
- Execute (ALU): Executes the instruction that was decoded in the previous cycle.
  - This instruction was originally fetches the address from pc 8 (ARM state) or pc 4 (Thumb state).
  - This stage calculates
    - The answer

for a data processing operation, Instruction address pc pc-4 pc-8 pc-12 pc-16

- The address Action Fetch Decode ALU LS1 LS2

for a load, store, or branch operation.

• Some instructions take several cycles in this stage.

Example: multiply and register-controlled shift operations take several ALU cycles.

- LS1: This stage Load or store the data specified by a load or store instruction.
  - If the instruction is not a load or store, then this stage has no effect or bypassed.
- LS2: Sign-extend the data loaded by a byte or half-word load instruction.
  - If the instruction is not a load of an 8-bit byte or 16-bit half-word item, then this stage has no effect.

If an instruction requires the result of a previous instruction that is not available, then the processor stalls. This is called a **Pipeline Hazard or Pipeline Interlock**.

#### **Example1: Case with No Interlock**

Example2: Case with One-cycle interlock caused by load use.

|      |     |          | Pipeline | Fetch | Decode | ALU | LS1 | LS2 |
|------|-----|----------|----------|-------|--------|-----|-----|-----|
| LDR  | r1. | [r2, #4] | Cycle 1  |       | ADD    | LDR |     |     |
| LUIN | ,   | [r2, #4] | Cycle 2  |       |        | ADD | LDR |     |
| ADD  | r0, | r0, r1   | Cycle 3  |       |        | ADD | _   | LDR |

- Instruction pair takes three cycles.
- The ALU calculates the address r2 + 4 in the first cycle while decoding the ADD instruction in parallel.
- *ADD* cannot proceed on the second cycle because the load instruction has not yet loaded the value of *r1*. Therefore the *pipeline stalls* (*pipeline bubble*) for one cycle.
- Now that *r1* is ready, the processor executes the *ADD* on the third cyclExample3: One-cycle interlock caused by delayed load use.

Example 3: One-cycle interlock caused by delayed load use.

|      |              | Pipeline | Fetch | Decode | ALU  | LS1  | LS2  |
|------|--------------|----------|-------|--------|------|------|------|
|      |              | Cycle 1  | EOR   | ADD    | LDRB |      |      |
| LDRB | r1, [r2, #1] | Cycle 2  |       | EOR    | ADD  | LDRB |      |
| ADD  | r0, r0, r2   | Cycle 3  |       |        | EOR  | ADD  | LDRB |
| EOR  | r0, r0, r1   | Cycle 4  |       |        | EOR  |      | ADD  |

- Instruction triplet takes four cycles.
- *ADD* proceeds on the cycle following the load byte, the *EOR* instruction cannot start on the third cycle.
- The *r1* value is not ready until the load instruction completes the *LS2* stage of the pipeline. The processor stalls the *EOR* instruction for one cycle.
- Note that the *ADD* instruction does not affect the timing at all. The sequence takes four cycles whether it is there or not!
- The ADD doesn't cause any stalls since the ADD does not use r1, the result of the load.

Example 4: Why a branch instruction takes three cycles? The processor must flush the pipeline when jumping to a new address

|       | MOV<br>B | r1, #1<br>casel |    | Pipeline | Fetch | Decode | ALU | LS1 | LS2 |
|-------|----------|-----------------|----|----------|-------|--------|-----|-----|-----|
|       | AND      | r0, r0,         | r1 | Cycle 1  | AND   | В      | MOV |     |     |
|       | EOR      | r2, r2,         |    |          | EOR   | AND    | В   | MOV |     |
| case1 | • • •    |                 |    | Cycle 3  | SUB   | -      | -   | В   | MOV |
| caser | SUB      | r0, r0,         | r1 | Cycle 4  |       | SUB    | -   | -   | В   |
|       |          | 14              |    | Cycle 5  |       |        | SUB | -   | -   |

- Three executed instructions take a total of five cycles.
- The MOV instruction executes on the first cycle.
- In the second cycle, the branch instruction calculates the destination address. This causes the core to flush the pipeline and refill it using this new *pc* value. The refill takes two cycles.
- Finally, the SUB instruction executes normally

#### **Scheduling of Load Instruction**

- Load instructions occur frequently in the compiled code accounting for approximately one-third of all instructions.
- Careful scheduling of load instructions so that pipeline stalls don't occur can improve performance.
- The compiler attempts to schedule the code as best it can, but the aliasing problem of *C* limits the available optimizations.
- The compiler cannot move a load instruction before a store instruction unless it is certain that the two pointers used do not point to the same address.
- Let's consider an example of a memory-intensive task.
- The following function, *str\_tolower*, copies a zero-terminated string of characters from *in* to *out*. It converts the string to lowercase in the process

```
void str tolower(char *out, char *in)
  unsigned int c;
                                            str_tolower
                                                            r2,[r1],#1 ; c = *(in++)
r3,r2,#0x41 ; r3 = c -'A'
                                                     LDRB
  do
                                                     SUB
                                                    CMP r3,#0x19 ; if (c <='Z'-'A') ADDLS r2,r2,#0x20 ; c +='a'-'A'
    c = *(in++);
    if (c>='A' && c<='Z')
                                                     STRB
                                                             r2,[r0],#1; *(out++) = (char)c
                                                     CMP
                                                             r2,#0 ; if (c!=0)
     c = c + ('a' -'A');
                                                     BNE
                                                             str_tolower ; goto str_tolower
                                                     MOV
                                                             pc,r14 ; return
    *(out++) = (char)c;
 } while (c);
```

- O Compiler optimizes the condition ( $c \ge A' \&\& c \le Z'$ ) to the check that  $0 \le c A' \le Z' A'$ .
- The compiler can perform this check using a single unsigned comparison
- $\circ$  Unfortunately, the *SUB* instruction uses the value of directly after the *LDRB* instruction that loads c.
- Consequently, the ARM9TDMI pipeline will stall for two cycles. The compiler can't do any better since everything following the load of c depends on its value.

The ADS1.1 compiler generates the following compiled output. Notice that the compiler optimizes the condition (c >= 'A' & & c <= 'Z') to the check that 0 <= c - 'A' <= 'Z' - 'A. The compiler can perform this check using a single unsigned comparison.

## Cycle Count

```
str_tolower
                                ; c = *(in++)
   LDRB r2,[r1],#1
                                                        cycle-1
                                                        cycle-2 stall
                                                        cycle-3 stall
                                ; r3 = c -'A'
                                                        cycle-4
   SUB r3,r2,#0x41
                                ; if (c <='Z'-'A')
                                                        cycle-5
   CMP r3.#0x19
                                ; c +='a'-'A'
   ADDLS r2,r2,#0x20
                                                        cycle-6
   STRB r2,[r0],#1
                                ; *(out++) = (char)c
                                                        cycle-7
   CMP r2,#0
                        ; if (c!=0)
                                                        cycle -8
                                                        cycle-9
   BNE str_tolower
                       ; goto str_tolower
                                                        cycle-10 flush
                                                        cycle-11 flush
MOV pc,r14; return
```

Unfortunately, the SUB instruction uses the value of c directly after the LDRB instruction that loads c. Consequently, the ARM9TDMI pipeline will stall for two cycles. The compiler can't do any better since everything following the load of cdepends on its value.

• However, there are two ways you can alter the structure of the algorithm to avoid the cycles by using assembly.

- We call these methods load scheduling by *preloading* and *unrolling*.
- **Preloading:** Load the data required for the loop at the end of the previous loop, rather than at the beginning of the current loop. To get performance improvement with little increase in code size, we don't unroll the loop.
- Unrolling: This method of load scheduling works by unrolling and then interleaving the body of the loop. For example, we can perform loop iterations i, i + 1, i + 2 interleaved. When the result of an operation from loop i is not ready, we can perform an operation from loop i + 1 that avoids waiting for the loop i result.

#### 2.7.4 Register Allocation

- 14 of the 16 visible ARM registers can be used o hold general-purpose data.
- The other two registers are: *stack pointer (r13)*, and the *program counter*, (r15).
- For a function to be *ATPCS* compliant it must preserve the calle values of registers *r4* to *r11*.
- *ATPCS* also specifies that the stack should be eight-byte aligned; therefore you must preserve this alignment if calling subroutines.
- Use the following template for optimized assembly routines requiring many registers:

```
routine_name

STMFD sp!, {r4-r12, lr}; stack saved registers
; body of routine
; the fourteen registers r0-r12 and lr are available
LDMFD sp!, {r4-r12, pc}; restore registers and return
```

- r12 is also stacked just to keep the stack eight-byte aligned.
  - o Address starts from 0 and ends at 28 for r4-r11 (28 is not multiple of 8)
  - o Address starts from 0 and ends at 32 for r4-r12 (32 is multiple of 8)
- r12 need not be stacked if your routine doesn't call other ATPCS routines
- For ARMv5 and above you can use the preceding template even when being called from Thumb code.
- For ARM4 you have to use the following template

```
routine_name

STMFD sp!, {r4-r12, lr}; stack saved registers
; body of routine
; registers r0-r12 and lr available
LDMFD sp!, {r4-r12, lr}; restore registers
BX lr; return, with mode switch
```

#### **Allocating Variables to Register Members**

- It is best to use alternate names to the registers, rather than explicit register numbers.
- Benefits of using alternate names:
  - o Allows you to change the allocation of variables to register numbers easily.
  - Allows to use different register names for the same physical register number when their use doesn't overlap.
  - o Register names increase the clarity and readability of optimized code.
- The following figure you can notice that the register 5 is renamed with X\_0 and register 6 with X\_1 etc....

| x_0        | RN | 5  |
|------------|----|----|
| <b>x_1</b> | RN | 6  |
| x_2        | RN | 7  |
| x_3        | RN | 8  |
| x_4        | RN | 9  |
| x_5        | RN | 10 |
| x_6        | RN | 11 |
| ×_7        | RN | 12 |
| y 0        | RN | 4  |

- There are several cases where the physical number of the register is important:
  - Argument registers: The ATPCS convention defines that the first four arguments to a function are placed in registers r0 to r3. Further arguments are placed on the stack.
  - o **Registers used in a load or store multiple:** Load and store multiple instructions LDM and STM operate on a list of registers in order of ascending register number.
    - ✓ If r0 and r1 appear in the register list, then the processor will always load or store r0 using a lower address than r1 and so on.
  - o **Load and store double word:** The *LDRD* and *STRD* instructions introduced in ARMv5E operate on a pair of registers with sequential register numbers, Rd and Rd + 1. Furthermore, Rd must be an even register number.
  - o *Using More Than 14 Variables:* If you need more than 14 local 32-bit variables in a routine, then you must store some variables on the stack.

- ✓ The standard procedure is to work outwards from the innermost loop of the algorithm, since the innermost loop has the greatest performance impact.
- Making the Most of Available Registers: On load-store architecture such as the ARM, it is more efficient to access values held in registers than values held in memory.
  - ✓ There are several tricks you can use to fit several sub-32-bit length variables into a single 32-bit register and thus can reduce code size and increase performance

#### **Example:**



There are several possible ways we can proceed when we run out of registers:

- Reduce the number of registers we require by performing fewer operations in each loop. In this case we could load four words in each load multiple rather than eight.
- Use the stack to store the least-used values to free up more registers. In this case we could store the loop counter *N* on the stack. (See Section 6.4.2 for more details on swapping registers to the stack.)
- Alter the code implementation to free up more registers. This is the solution we consider in the following text. (For more examples, see Section 6.4.3.)

We often iterate the process of implementation followed by register allocation several times until the algorithm fits into the 14 available registers. In this case we notice that the carry value need not stay in the same register at all! We can start off with the carry value in  $y_0$  and then move it to  $y_1$  when  $x_0$  is no longer required, and so on. We complete the routine by allocating kr to lr and recoding so that carry is not required.

#### 2.7.5 Conditional Execution

- The processor core can conditionally execute most ARM instructions.
- By combining conditional execution and conditional setting of the flags, it is possible to implement simple if statements without any need for branches.
- This improves efficiency since branches can take many cycles and also reduces code size.

## Example 1: Converts an unsigned integer $0 \le i \le 15$ to a hexadecimal character c:

```
if (i<10)
{
   c = i + '0';
}
else
{
   c = i + 'A'-10;
}</pre>
```

We can write this in assembly using conditional execution rather than conditional branches:

```
CMP i, #10
ADDLO c, i, #'0'
ADDHS c, i, #'A'-10
```

The sequence works since the first ADD does not change the condition codes. The second ADD is still conditional on the result of the compare. Section 6.3.1 shows a similar use of conditional execution to convert to lowercase.

#### Conditional execution is even more powerful for cascading conditions.

**Example 2:** The following C code identifies if Cis a vowel:

```
if (c=='a' || c=='e' || c=='i' || c=='o' || c=='u')
{
   vowel++;
}
```

In assembly you can write this using conditional comparisons:

```
TEQ c, #'a'
TEQNE c, #'e'
TEQNE c, #'i'
TEQNE c, #'o'
TEQNE c, #'u'
ADDEQ vowel, vowel, #1
```

- As soon as one of the TEQ comparisons detects a match, the Z flag is set in the cpsr. The following TEQNEinstructions have no effect as they are conditional on Z=0.
- The next instruction to have effect is the ADDEQ that increments vowel. You can use this method whenever all the comparisons in the ifstatement are of the same type.

#### **Example 3:** Consider the following code that detects if cis a letter:

```
if ((c>='A' && c<='Z') || (c>='a' && c<='z'))
{
    letter++;
}</pre>
```

To implement this efficiently, we can use an addition or subtraction to move each range to the form 0 c limit.

Then we use unsigned comparisons to detect this range and conditional comparisons to chain together ranges. The following assembly implements this efficiently:

```
SUB temp, c, #'A'

CMP temp, #'Z'-'A'

SUBHI temp, c, #'a'

CMPHI temp, #'z'-'a'

ADDLS letter, letter, #1
```

### 2.7.6 Looping Constructs

- Most routines critical to performance will contain a loop.
- Note that, ARM loops are fastest when they count down towards zero.
- Different types of looping constructs available in ARM are:
  - 1. Decremented Counted Loops
  - 2. Unrolled Counted Loops
  - 3. Multiple Nested Loops
  - 4. Other Counted Loops
- Here we understand to implement count down loops efficiently in assembly and unroll loops for maximum performance.

#### **Decremented Counted Loops:**

• For a decrementing loop of N iterations, the loop counter i counts down from N to I inclusive. The loop terminates with i = 0. An efficient implementation is

```
MOV i, N
loop
; loop body goes here and i=N,N-1,...,1
SUBS i, i, #1
BGT loop
```

- The loop overhead consists of a subtraction setting the condition codes followed by a conditional branch.
- On ARM7 and ARM9 this overhead costs four cycles per loop.
- If i is an array index, then you may want to count down from N-1 to 0 inclusive instead so that you can access array element zero. You can implement this in the same way by using a different conditional branch:

```
SUBS i, N, #1

loop
; loop body goes here and i=N-1,N-2,...,0
SUBS i, i, #1
BGE loop
```

- In this arrangement the Z flag is set on the last iteration of the loop and cleared for other iterations.
- If there is anything different about the last loop, then we can achieve this using the *EO* and *NE* conditions.
- There is no reason why we must decrement by one on each loop. Suppose we require *N/3* loops; rather than attempting to divide *N* by three, it is far more efficient to subtract three from the loop counter on each iteration:

```
MOV i, N loop ; loop body goes here and iterates (round up)(N/3) times SUBS i, i, \#3 BGT loop
```

- The loop overhead consists of a subtraction setting the condition codes followed by a conditional branch.
- On ARM7 and ARM9 this overhead costs four cycles per loop.
- If i is an array index, then you may want to count down from N-1 to 0 inclusive instead so that you can access array element zero. You can implement this in the same way by using a different conditional branch:

```
SUBS i, N, #1

loop
; loop body goes here and i=N-1,N-2,...,0
SUBS i, i, #1

BGE loop
```

**Unrolled Counted Loops:** Loop unrolling reduces the loop overhead by executing the loop body multiple times. However, there are problems to overcome

**Multiple Nested Loops**: How many loop counters does it take to maintain multiple nested loops?

 Actually, one will suffice—or more accurately, one provided the sum of the bits needed for each loop count does not exceed 32.

**Other Counted Loops:** You may want to use the value of a loop counter as an input to calculations in the loop. It's not always desirable to count down from N to I or N-I to O.

Use of Looping Structures that count in different patterns.

• Negative Indexing: This loop structure counts from -N to  $\theta$  (inclusive or exclusive) in steps of size STEP.

```
RSB i, N, #0 ; i=-N

loop
; loop body goes here and i=-N,-N+STEP,...,

ADDS i, i, #STEP

BLT loop ; use BLT or BLE to exclude 0 or not
```

• **Logarithmic Indexing:** This loop structure counts down from  $2^N$  to 1 in powers of two. For example, if N = 4, then it counts 16, 8, 4, 2, 1.

```
MOV i, #1
MOV i, i, LSL N
loop
; loop body
MOVS i, i, LSR#1
BNE loop
```

• The following loop structure counts down from an *N-bit* mask to a one-bit mask. For example, if N = 4, then it counts 15, 7, 3, 1.

```
MOV i, #1
RSB i, i, i, LSL N ; i=(1<<N)-1

loop

; loop body
MOVS i, i, LSR#1
BNE loop
```