



SLLS563F -JULY 2003-REVISED JUNE 2013

## PROFIBUS RS-485 TRANSCEIVERS

Check for Samples: SN65HVD1176, SN75HVD1176

#### **FEATURES**

- Optimized for PROFIBUS Networks
  - Signaling Rates Up to 40 Mbps
  - Differential Output Exceeds 2.1 V (54 Ω Load)
  - Low Bus Capacitance of 10 pF (Max)
- Meets the Requirements of TIA/EIA-485-A
- ESD Protection Exceeds ±10 kV HBM
- · Failsafe Receiver for Bus Open, Short, Idle
- Up to 160 Transceivers on a Bus
- Low Skew During Output Transitions and Driver Enabling / Disabling
- Common-Mode Rejection Up to 50 MHz
- Short-Circuit Current Limit
- Hot Swap Capable
- Thermal Shutdown Protection

### **APPLICATIONS**

- Process Automation
  - Chemical Production
  - Brewing and Distillation
  - Paper Mills
- Factory Automation
  - Automobile Production
  - Rolling, Pressing, Stamping Machines
  - Networked Sensors
- General RS-485 Networks
  - Motor/Motion Control
  - HVAC and Building Automation Networks
  - Networked Security Stations

## **DESCRIPTION**

These devices are half-duplex differential transceivers, with characteristics optimized for use in PROFIBUS (EN 50170) applications. The driver output differential voltage exceeds the Profibus requirements of 2.1 V with a 54  $\Omega$  load. A signaling rate of up to 40 Mbps allows technology growth to high data transfer speeds. The low bus capacitance provides low signal distortion.

The SN65HVD1176 and SN75HVD1176 meet or exceed the requirements of ANSI standard TIA/EIA-485-A (RS-485) for differential data transmission across twisted-pair networks. The driver outputs and receiver inputs are tied together to form a half-duplex bus port, with one-fifth unit load, allowing up to 160 nodes on a single bus. The receiver output stays at logic high when the bus lines are shorted, left open, or when no driver is active. The driver outputs are in high impedance when the supply voltage is below 2.5 V to prevent bus disturbance during power cycling or during live insertion to the bus. An internal current limit protects the transceiver bus pins in short-circuit fault conditions by limiting the output current to a constant value. Thermal shutdown circuitry protects the device against damage due to excessive power dissipation caused by faulty loading and drive conditions.

The SN75HVD1176 is characterized for operation at temperatures from 0°C to 70°C. The SN65HVD1176 is characterized for operation at temperatures from -40°C to 85°C.

For an isolated version of this device, see the ISO1176 (SLLS897) with integrated digital isolators.





#### LOGIC DIAGRAM (POSITIVE LOGIC)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Table 1. AVAILABLE OPTIONS

| T <sub>A</sub> | PACKAGED DEVICES <sup>(1)</sup> | PACKAGE MARKING <sup>(2)</sup> |
|----------------|---------------------------------|--------------------------------|
| 0°C to 70°C    | SN75HVD1176D                    | VN1176                         |
| -40°C to 85°C  | SN65HVD1176D                    | VP1176                         |

- 1) The D package is available taped and reeled. Add an R suffix to the device type (for example, SN65HVD1176DR).
- 2) For the most current package and ordering information, see the Package Option Addendum located at the end of this datasheet or see the TI website at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating junction temperature range unless otherwise noted(1)

|          |                                   |                                           |                       | SN65HVD1176<br>SN75HVD1176 | UNIT |
|----------|-----------------------------------|-------------------------------------------|-----------------------|----------------------------|------|
| $V_{CC}$ | Supply voltage <sup>(2)</sup>     |                                           | -0.5 to 7             | V                          |      |
|          | Voltage at any bus I/O terminal   | -9 to 14                                  | V                     |                            |      |
|          | Voltage input, transient pulse, A | -40 to 40                                 | V                     |                            |      |
|          | Voltage input at any D, DE or RE  | -0.5 to 7                                 | V                     |                            |      |
| Io       | Receiver output current           | -10 to 10                                 | mA                    |                            |      |
|          |                                   | Liverage Darky Mardal                     | All pins              | 4                          | kV   |
|          | Electrostatic discharge           | Human Body Model,<br>(HBM) <sup>(3)</sup> | Bus terminals and GND | 10                         | kV   |
| $T_{J}$  | Junction temperature              |                                           |                       | 150                        | °C   |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.
- (2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal..
- (3) Tested in accordance with JEDEC standard 22. test method A114-A...

#### RECOMMENDED OPERATING CONDITIONS

|                   |                                    |                     | MIN  | TYP | MAX      | UNIT |
|-------------------|------------------------------------|---------------------|------|-----|----------|------|
| $V_{CC}$          | Supply voltage                     |                     | 4.75 | 5   | 5.25     | V    |
|                   | Voltage at either bus I/O terminal | A, B                | -7   |     | 12       | V    |
| $V_{IH}$          | High-level input voltage           | D, DE, RE           |      |     | $V_{CC}$ | V    |
| $V_{IL}$          | Low-level input voltage            | D, DE, RE           | 0    |     | 8.0      | V    |
| $V_{IL}$          | Differential input voltage         | A with respect to B | -12  |     | 12       | V    |
|                   | Output ourrent                     | Driver              | -70  |     | 70       | mA   |
| IO                | Output current                     | Receiver            | -8   |     | 8        | mA   |
| т                 | lunction temperature (1)           | SN65HVD1176         | -40  |     | 130      | °C   |
| $T_J$             | Junction temperature (1)           | SN75HVD1176         | 0    |     | 130      | °C   |
| $R_L$             | Differential load resistance       |                     | 54   |     |          | Ω    |
| 1/t <sub>U1</sub> | Signaling rate                     |                     |      |     | 40       | Mbps |

(1) See the Thermal Characteristics table for more information on maintenance of this requirement.

Submit Documentation Feedback

Copyright © 2003–2013, Texas Instruments Incorporated



## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                                 | PARAMETER                                                               | TES                                                                 | ST CONDITIONS                                                                                                   | MIN                          | TYP <sup>(1)</sup> | MAX      | UNIT                |
|---------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------|--------------------|----------|---------------------|
| DRIVER                          |                                                                         |                                                                     |                                                                                                                 |                              |                    |          |                     |
| Vo                              | Open-circuit output voltage                                             | A or B,                                                             | No load                                                                                                         | 0                            |                    | $V_{CC}$ | V                   |
|                                 |                                                                         | RL = $54 \Omega$ See Figure 1                                       |                                                                                                                 | 2.1                          | 2.9                |          | V                   |
| V <sub>OD(SS)</sub>             | Steady-state differential output voltage magnitude                      | With common-mode<br>(V <sub>TEST</sub> from -7 V to<br>See Figure 2 |                                                                                                                 | 2.1                          | 2.7                |          | V                   |
| $\Delta  V_{OD(SS)} $           | Change in steady-state differential output voltage between logic states | See Figure 1 and F                                                  | igure 6                                                                                                         | -0.2                         | 0                  | 0.2      | V                   |
| V <sub>OC(SS)</sub>             | Steady-state common-mode output voltage                                 |                                                                     |                                                                                                                 | 2                            | 2.5                | 3        | V                   |
| $\Delta V_{OC(SS)}$             | Change in steady-state common-mode output voltage                       | See Figure 5                                                        |                                                                                                                 | -0.2                         | 0                  | 0.2      | V                   |
| V <sub>OC(PP)</sub>             | Peak-to-peak common-mode output voltage                                 |                                                                     |                                                                                                                 | -                            | 0.5                |          | V                   |
| V <sub>OD(RING)</sub>           | Differential output voltage over and under shoot                        | $R_L = 54 \ \Omega, \ C_L = 50$                                     | pF, See Figure 6                                                                                                |                              |                    | 10%      | V <sub>OD(PP)</sub> |
| I <sub>I</sub>                  | Input current                                                           | D, DE                                                               | D, DE                                                                                                           |                              |                    | 50       | μA                  |
| I <sub>O(OFF)</sub>             | Output current with power off                                           | V <sub>CC</sub> ≤ 2.5 V                                             |                                                                                                                 | 0                            |                    |          |                     |
| l <sub>oz</sub>                 | High impedance state output current                                     | DE at 0 V                                                           |                                                                                                                 | See re                       | ceiver line        | input    |                     |
| I <sub>OS(P)</sub>              | Peak short-circuit output current                                       |                                                                     | V <sub>OS</sub> = -7 V to 12 V                                                                                  | -250                         |                    | 250      | mA                  |
| 1                               | Steady-state short-circuit output current                               | DE at V <sub>CC</sub> , See<br>Figure 8                             | V <sub>OS</sub> > 4 V,<br>Output driving low                                                                    | 60                           | 90                 | 135      | mA                  |
| I <sub>OS(SS)</sub>             | Steady-state short-circuit output current                               | 3                                                                   | VOS < 1 V,<br>Output driving high                                                                               | -135                         | -90                | -60      | mA                  |
| C <sub>OD</sub>                 | Differential output capacitance                                         |                                                                     |                                                                                                                 | See receiver C <sub>ID</sub> |                    |          | pF                  |
| RECEIVER                        |                                                                         |                                                                     |                                                                                                                 |                              |                    |          |                     |
| V <sub>IT(+)</sub>              | Positive-going differential input voltage threshold                     | SeeFigure 9                                                         | V <sub>O</sub> = 2.4 V, I <sub>O</sub> = -8 mA                                                                  |                              | -80                | -20      | mV                  |
| V <sub>IT(-)</sub>              | Negative-going differential input voltage threshold                     |                                                                     | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 8 mA                                                                   | -200                         | -120               |          | mV                  |
| V <sub>HYS</sub>                | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> )               |                                                                     | •                                                                                                               |                              | 40                 |          | mV                  |
| V <sub>OH</sub>                 | High-level output voltage                                               | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> =                         | -8 mA, See Figure 9                                                                                             | 4                            | 4.6                |          | V                   |
| V <sub>OL</sub>                 | Low-level output voltage                                                | $V_{ID} = -200 \text{ mV}, I_{OL}$                                  | = 8 mA, See Figure 9                                                                                            |                              | 0.2                | 0.4      | V                   |
| I <sub>A</sub> , I <sub>B</sub> |                                                                         | 7.// 40.//                                                          | V <sub>CC</sub> = 4.75 V to 5.25 V                                                                              |                              |                    |          |                     |
| I <sub>A(OFF)</sub>             | Bus pin input current                                                   | V <sub>I</sub> = - 7 V to 12 V,<br>Other input = 0 V                | V <sub>CC</sub> = 0 V                                                                                           | -160                         |                    | 200      | μA                  |
| l <sub>l</sub>                  | Receiver enable input current                                           | RE                                                                  | •                                                                                                               | -50                          |                    | 50       | μΑ                  |
| l <sub>oz</sub>                 | High-impedance - state output current                                   | $\overline{RE} = V_{CC}$                                            |                                                                                                                 | -1                           |                    | 1        | μΑ                  |
| R <sub>I</sub>                  | Input resistance                                                        |                                                                     |                                                                                                                 | 60                           |                    |          | kΩ                  |
| C <sub>ID</sub>                 | Differential input capacitance                                          |                                                                     | Test input signal is a 1.5 MHz sine wave with amplitude 1 V <sub>PP</sub> , capacitance measured across A and B |                              |                    | 10       | pF                  |
| C <sub>MR</sub>                 | Common mode rejection                                                   | See Figure 11                                                       |                                                                                                                 | 4                            |                    | V        |                     |

<sup>(1)</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and 25°C.



#### **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                                                                                                               | PARAMETER                                                                       | TEST CON                                         | MIN        | TYP( | MAX  | UNIT |    |
|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------|------------|------|------|------|----|
| DRIVER                                                                                                        |                                                                                 |                                                  |            | -    |      |      |    |
| t <sub>PLH</sub>                                                                                              | Propagation delay time low-level-to-high-level output                           |                                                  |            | 4    | 7    | 10   | ns |
| t <sub>PHL</sub>                                                                                              | Propagation delay time high-level-to-low-level output                           |                                                  | 4          | 7    | 10   | ns   |    |
| t <sub>sk(p)</sub>                                                                                            | Pulse skew   t <sub>PLH</sub> - t <sub>PHL</sub>                                | RL = 54 $\Omega$ , C <sub>L</sub> = See Figure 3 |            | 0    | 2    | ns   |    |
| t <sub>r</sub>                                                                                                | Differential output rise time                                                   | Jee rigule 3                                     | 2          | 3    | 7.5  | ns   |    |
| t <sub>f</sub>                                                                                                | Differential output fall time                                                   |                                                  |            |      | 3    | 7.5  | ns |
| $t_{t(MLH)}, t_{t(MHL)}$                                                                                      | Output transition skew                                                          | See Figure 4                                     |            |      | 0.2  | 1    | ns |
| $\begin{array}{c} t_{p(AZH)},\ t_{p(BZH)} \\ t_{p(AZL)},\ t_{p(BZL)} \end{array}$                             | Propagation delay time, high-impedance-to-active output                         |                                                  |            |      | 10   | 20   | ns |
| $\begin{array}{l} t_{p(AHZ)}, \ t_{p(BHZ)} \\ t_{p(ALZ)}, \ t_{p(BLZ)} \end{array}$                           | Propagation delay time, active-to- high-impedance output                        | RE at 0 V                                        |            |      | 10   | 20   | ns |
| $\begin{aligned}  t_{p(AZL)} - t_{p(BZH)}  \\  t_{p(AZH)} - t_{p(BZL)}  \end{aligned}$                        | Enable skew time                                                                | $R_{L} = 110 \Omega,$<br>$C_{L} = 50 pF$         | INE at 0 V |      | 0.55 | 1.5  | ns |
| $\begin{aligned}  t_{p(ALZ)} - t_{p(BHZ)}  \\  t_{p(AHZ)} - t_{p(BLZ)}  \end{aligned}$                        | Disable skew time                                                               | See Figure 7                                     |            |      |      | 2.5  | ns |
| $\begin{array}{l} t_{p(AZH)}, \ t_{p(BZH)} \\ t_{p(AZL)}, \ t_{p(BZL)} \end{array}$                           | Propagation delay time, high-impedance-to-active output (from sleep mode)       |                                                  | RE at 5 V  |      | 1    | 4    | μs |
| $\begin{array}{l} t_{p(\text{AHZ})},\;t_{p(\text{BHZ})} \\ t_{p(\text{ALZ})},\;t_{p(\text{BLZ})} \end{array}$ | Propagation delay time, active-output-to high-<br>impedance (to sleep mode)     |                                                  |            | 30   | 50   | ns   |    |
| t <sub>(CFB)</sub>                                                                                            | Time from application of short-circuit to current foldback                      | See Figure 8                                     |            | 0.5  |      | μs   |    |
| $t_{(TSD)}$                                                                                                   | Time from application of short-circuit to thermal shutdown                      | T <sub>A</sub> = 25°C, See Figure 8              |            |      |      |      | μs |
| RECEIVER                                                                                                      |                                                                                 |                                                  |            |      |      |      |    |
| t <sub>PLH</sub>                                                                                              | Propagation delay time, low-to-high level output                                |                                                  |            |      | 20   | 25   | ns |
| t <sub>PHL</sub>                                                                                              | Propagation delay time, high-to-low level output                                |                                                  |            |      | 20   | 25   | ns |
| t <sub>sk(p)</sub>                                                                                            | Pulse skew   t <sub>PLH</sub> - t <sub>PHL</sub>                                | See Figure 10                                    |            |      | 1    | 2    | ns |
| t <sub>r</sub>                                                                                                | Receiver output voltage rise time                                               |                                                  |            |      | 2    | 4    | ns |
| t <sub>f</sub>                                                                                                | Receiver output voltage fall time                                               |                                                  |            |      | 2    | 4    | ns |
| t <sub>PZH</sub>                                                                                              | Propagation delay time, high-impedance-to-high-level output                     | DE at V <sub>CC</sub> ,                          |            |      |      | 20   | ns |
| t <sub>PHZ</sub>                                                                                              | Propagation delay time, high-level-to-high-impedance output                     | See Figure 13                                    |            |      |      | 20   | ns |
| t <sub>PZL</sub>                                                                                              | Propagation delay time, high-impedance-to-low-level output                      | DE at V <sub>CC</sub> ,                          |            |      |      | 20   | ns |
| t <sub>PLZ</sub>                                                                                              | Propagation delay time, low-level-to-high-impedance output                      | See Figure 14                                    |            |      |      | 20   | ns |
| t <sub>PZH</sub>                                                                                              | Propagation delay time, high-impedance-to-high-level output (standby to active) | DE at 0 V,                                       |            |      | 1    | 4    | μs |
| t <sub>PHZ</sub>                                                                                              | Propagation delay time, high-level-to-high-impedance output (active to standby) | See Figure 12                                    |            |      | 13   | 20   | ns |
| t <sub>PZL</sub>                                                                                              | Propagation delay time, high-impedance-to-low-level output (standby to active)  | DE at 0 V,                                       |            |      | 2    | 4    | μs |
| $t_{PLZ}$                                                                                                     | Propagation delay time, low-level-to-high-impedance output (active to standby)  | See Figure 12                                    |            |      | 13   | 20   | ns |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V and 25°C.

SLLS563F -JULY 2003-REVISED JUNE 2013



#### **Table 2. SUPPLY CURRENT**

| PAF | RAMETER | TEST CONDITIONS                                                                             | MIN | TYP | MAX | UNIT |
|-----|---------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
|     |         | Driver and receiver, RE at 0 V, DE at V <sub>CC</sub> , All other inputs open, no load      |     | 4   | 6   | mA   |
| ١.  |         | Driver only, RE at V <sub>CC</sub> , DE at V <sub>CC</sub> , All other inputs open, no load |     | 3.8 | 6   | mA   |
| ICC |         | Receiver only, RE at 0 V, DE at 0 V, All other inputs open, no load                         |     | 3.6 | 6   | mA   |
|     |         | Standby only, RE at V <sub>CC</sub> , DE at 0 V, All other inputs open                      |     | 0.2 | 5   | μA   |

(1) Over recommended operating conditions

## THERMAL CHARACTERISTICS(1)

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                                  |                   | TEST CONDITIONS                                                                                                              | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-----------------|--------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| 0               | Junction-to-ambient thermal resistance (3) |                   | Low-K board <sup>(4)</sup> , no air flow                                                                                     |     | 208.3              |     | °C/W |
| $\theta_{JA}$   | Junction-to-ambient therma                 | ii resistance (9) | High-K board (5), no air flow                                                                                                |     | 128.7              |     | °C/W |
| $\theta_{JB}$   | Junction-to-board thermal r                | esistance         | High-K board                                                                                                                 |     | 77.6               |     | °C/W |
| $\theta_{JC}$   | Junction-to-case thermal re                | sistance          |                                                                                                                              |     | 43.9               |     | °C/W |
| $P_{D}$         | Device power dissipation                   |                   | $R_L$ = 54 $\Omega$ , $C_L$ = 50 pF, 0 V to 3 V,<br>15 MHz, 50% duty cycle square wave<br>input, driver and receiver enabled |     | 277                | 318 | mW   |
|                 |                                            | SN65HVD1176       | Low-K board, no air flow,                                                                                                    | -40 |                    | 64  | °C   |
| _               | A b                                        | SN75HVD1176       | P <sub>D</sub> = 318 mW                                                                                                      | 0   |                    |     | °C   |
| T <sub>A</sub>  | Ambient air temperature                    | SN65HVD1176       | High-K board, no air flow,                                                                                                   | -40 |                    | 89  | °C   |
|                 |                                            | SN75HVD1176       | P <sub>D</sub> = 318 mW                                                                                                      | 0   |                    |     | °C   |
| T <sub>SD</sub> | Thermal shut down junction                 | temperature       |                                                                                                                              |     | 150                |     | °C   |

- (1) See Application Information section for an explanation of these parameters.
- (2) All typical values are with  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .
- 3) The intent of θ<sub>JA</sub> specification is solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment.
- (4) JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.
- (5) JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.

#### PARAMETER MEASUREMENT INFORMATION

#### **NOTE**

Test load capacitance includes probe and jig capacitance (unless otherwise specified).

Signal generator characteristics: rise and fall time < 6 ns, pulse rate 100 kHz, 50% duty cycle,  $Z_0 = 50 \Omega$  (unless otherwise specified).



Figure 1. Driver Test Circuit, V<sub>OD</sub> and V<sub>OC</sub> Without Common-Mode Loading





Figure 2. Driver Test Circuit, VoD With Common-Mode Loading



Figure 3. Driver Switching Test Circuit and Rise/Fall Time Measurement



Figure 4. Driver Switching Waveforms for Propagation Delay and Output Midpoint Time Measurements



Figure 5. Driver V<sub>OC</sub> Test Circuit and Waveforms





(1)  $V_{OD(RING)}$  is measured at four points on the output waveform, corresponding to overshoot and undershoot from the  $V_{OD(H)}$  and  $V_{OD(L)}$  steady state values.

Figure 6. V<sub>OD(RING)</sub> Waveform and Definitions



a) D at Logic Low



b) D at Logic High

Figure 7. Driver Enable/Disable Test





Figure 8. Driver Short-Circuit Test Circuit and Waveforms (Short Circuit applied at Time t = 0)



Figure 9. Receiver DC Parameter Definitions



Figure 10. Receiver Switching Test Circuit and Waveforms



Figure 11. Receiver Common-Mode Rejection Test Circuit

Submit Documentation Feedback





Figure 12. Receiver Enable Time From Standby (Driver Disabled)



Figure 13. Receiver Enable Test Circuit and Waveforms, Data Output High (Driver Active)





Figure 14. Receiver Enable Test Circuit and Waveforms, Data Output Low (Driver Active)



Figure 15. Test Circuit and Waveforms, Transient Overvoltage Test

#### **DEVICE INFORMATION**

Table 3. Driver Function Table<sup>(1)</sup>

| INPUT | ENABLE | OUTF | PUTS |  |  |
|-------|--------|------|------|--|--|
| D     | DE     | Α    |      |  |  |
| Н     | Н      | Н    | L    |  |  |
| L     | Н      | L    | Н    |  |  |
| X     | L      | Z    | Z    |  |  |
| X     | OPEN   | Z    | Z    |  |  |
| OPEN  | Н      | Н    | L    |  |  |

(1) H = high level, L = low level, X = don't care,Z = high impedance (off)

Table 4. Receiver Function Table<sup>(1)</sup>

| DIFFRENTIAL INPUT $V_{ID} = (V_A - V_B)$                  | ENABLE<br>RE | OUTPUT<br>R |
|-----------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.02 V                                  | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < -0.02 \text{ V}$ | L            | ?           |

(1) H = high level, L = low level, X = don't care,Z = high impedance (off), ? = indeterminate



Table 4. Receiver Function Table<sup>(1)</sup> (continued)

| DIFFRENTIAL INPUT $V_{ID} = (V_A - V_B)$ | ENABLE<br>RE | OUTPUT<br>R |
|------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≤ -0.2 V                 | L            | L           |
| X                                        | Н            | Z           |
| X                                        | OPEN         | Z           |
| Open Circuit                             | L            | Н           |
| Short Circuit                            | L            | Н           |
| Idle (terminated) bus                    | L            | Н           |

## **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**





#### TYPICAL CHARACTERISTICS









Submit Documentation Feedback



# **TYPICAL CHARACTERISTICS (continued)**

DRIVER ENABLE SKEW

# FREE-AIR TEMPERATURE





#### **APPLICATION INFORMATION**

#### Thermal Characteristics of IC Packages

 $\theta$  JA (Junction-to-Ambient Thermal Resistance) is defined as the difference in junction temperature to ambient temperature divided by the operating power.

 $\theta_{JA}$  is *not* a constant and is a strong function of:

- PCB design (50% variation)
- altitude (20% variation)
- device power (5% variation)

 $\theta_{JA}$  can be used to compare the thermal performance of packages if the specific test conditions are defined and used. Standardized testing includes specification of PCB construction, test chamber volume, sensor locations, and the thermal characteristics of holding fixtures.  $\theta_{JA}$  is often misused when it is used to calculate junction temperatures for other installations.

TI uses two test PCBs as defined by JEDEC specifications. The low-k board gives *average* in-use condition thermal performance, and it consists of a single copper trace layer 25 mm long and 2-oz thick. The high-k board gives *best case* in-use condition, and it consists of two 1-oz buried power planes with a single copper trace layer 25 mm long and 2-oz thick. A 4% to 50% difference in  $\theta_{\text{JA}}$  can be measured between these two test cards

 $\theta$  <sub>JC</sub> (**Junction-to-Case Thermal Resistance**) is defined as difference in junction temperature to case divided by the operating power. It is measured by putting the mounted package up against a copper block cold plate to force heat to flow from die, through the mold compound into the copper block.

 $\theta_{JC}$  is a useful thermal characteristic when a heatsink is applied to package. It is not a useful characteristic to predict junction temperature because it provides pessimistic numbers if the case temperature is measured in a nonstandard system and junction temperatures are backed out. It can be used with  $\theta_{JB}$  in 1-dimensional thermal simulation of a package system.

 $\theta_{JB}$  (Junction-to-Board Thermal Resistance) is defined as the difference in the junction temperature and the PCB temperature at the center of the package (closest to the die) when the PCB is clamped in a cold-plate structure.  $\theta_{JB}$  is only defined for the high-k test card.  $\theta_{JB}$  provides an overall thermal resistance between the die and the PCB. It includes a bit of the PCB thermal resistance (especially for BGA's with thermal balls) and can be used for simple 1-dimensional network analysis of package system (see Figure 21).



Figure 21. Thermal Resistance

Submit Documentation Feedback





www.ti.com

## **REVISION HISTORY**

| Cł | hanges from Revision E (August 2008) to Revision F | Page |
|----|----------------------------------------------------|------|
| •  | Changed RE to RE in the pinout and Logic Diagram   |      |

Copyright © 2003–2013, Texas Instruments Incorporated





13-Jun-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| SN65HVD1176D     | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | VP1176                  | Samples |
| SN65HVD1176DG4   | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | VP1176                  | Samples |
| SN65HVD1176DR    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | VP1176                  | Samples |
| SN65HVD1176DRG4  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | VP1176                  | Samples |
| SN75HVD1176D     | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VN1176                  | Samples |
| SN75HVD1176DG4   | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VN1176                  | Samples |
| SN75HVD1176DR    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VN1176                  | Samples |
| SN75HVD1176DRG4  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VN1176                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

13-Jun-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Jun-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 il dimonolone die normina |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65HVD1176DR               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75HVD1176DR               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 13-Jun-2013



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN65HVD1176DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |
| SN75HVD1176DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |

# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>