

By **Anirban Dey, Rakesh Kumar Giri, Rahul Brijpuria**Under supervision of **Dr. Devashree Tripathy** 



What is a Hybrid Cache?

## HYBRID CACHE

- A hybrid cache refers to a caching architecture that combines different types of cache memories in a single system.
- The goal is to leverage the strengths of each type of cache to optimize overall performance.



## HYBRID CACHE ARCHITECTURE



Fig: 1



# CACHE MEMORY TYPES

#### STT-RAM

Spin-Transfer Torque RAM works by utilizing a spin-polarized current to manipulate the orientation of magnetic spins.

#### MRAM

Magnetoresistive RAM works by storing data using the resistance changes in magnetic tunnel junction.

#### PRAM

Phase-Change RAM works by using the reversible phase change of a chalcogenide glass material.

#### SRAM

Static RAM works by using flip-flops to store binary data in cross-couples inverters.

## STT-RAM: ADVANTAGES

| NON-VOLATILITY     | Retai            | ns Data even when power is turned off.                                                                             |
|--------------------|------------------|--------------------------------------------------------------------------------------------------------------------|
| HIGH DENSITY       |                  | Allowing higher memory density results the proper utilization of space.                                            |
| LOW LEAKAG<br>POWE |                  | Due to no need of refreshing energy, it's energy leakage is very low. Static power (on standby) is also very less. |
|                    | -SPEED<br>RATION | It has potential for high-speed read and write operations compared to certain non-volatile memory.                 |

## STT-RAM: DISADVANTAGES

#### WRITE ENERGY CONSUMPTION

It consumes high energy to write on a memory cell. It is 172 pJ. Following graph shows the comparison. (Fig: 2)



Fig: 2

#### LOW WRITE ENDURANCE

Number of writes on STT-RAM is very less through out its life time. It is less than  $10^{12}$ .

Also write latency is very high. (Fig: 3)



Fig: 3

## SRAM: ADVANTAGES

## HIGH WRITE ENDURANCE

Number of writes has negligible impact on the life time of SRAM.

We can write  $>> 10^{16}$  times on the cell of SRAM.

## LOW WRITE ENERGY CONSUMPTION

It consumes very low energy for write operation. It is 11.1 pJ to be specific. (Fig: 2)

## HIGH-SPEED OF READ-WRITE ACCESS

Due to flip-flop structure, it allows quick and direct access to stored data.

## SRAM: DISADVANTAGES

#### LOW DENSITY

SRAM is not as dense as other memory technologies. Space utilization is very less.

#### VOLATILITY

Stored Data will be lost by turning off the power.

#### HIGH LEAKAGE POWER

Due to flip-flop structure implemented with capacitor, leakage power is very high. (Fig: 4)



Fig: 4

## PROBLEM STATEMENT

Properly utilizing hybrid cache architecture so that we can optimize latency, energy consumption, and cache lifetime in modern computing systems by implementing adaptive caching technique.

## **BACKGROUND**

#### How cache works?



Fig 6: Cache Hierarchy

Fig 7: L3 Cache Read Write Operation

#### **PROPOSAL**

- As SRAM has high write endurance and low write energy consumption, SRAM can be used as write region.
- Write intensive blocks are those on which heavy number of write operation will be performed.
- Write intensive blocks will be redirected towards write region.

HOW TO DECIDE WHETHER WRITE INTENSIVE OR NOT?

~ Paper<sup>[1]</sup> proposed that the block loaded into cache due to write miss on that cache is write intensive.



FIG 5: PARTITIONING

## **IMPLEMENTATION**





#### **Cache Architecture**

Fig. 10: Cache Memory Structure

Fig. 11: Flow Chart of Implementation

## **IMPLEMENTATION**

| COMPONENTS  | CONFIGURATIONS                                                                                                  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------|--|
| Processor   | 3 GHz., 4 CPU cores type x86. with RR policy                                                                    |  |
| L1 Cache    | 64 KB, 8-way set-associative, 64 bytes line size, 3-<br>cycle latency                                           |  |
| L2 Cache    | 256 KB, 8-way associative, 64 bytes line size, 8-<br>cycle latency                                              |  |
| L3 Cache    | Hybrid, 512 KB, 16-way set-associative (12-way STT<br>RAM, 4-way SRAM), 64 bytes line size, 30-cycle<br>latency |  |
| Main Memory | 8-bus width, DRAM, 2048 row buffer size with FRFCFS policy                                                      |  |

Table 1: Configuration of Macsim Simulator.

## **IMPLEMENTATION**

Latency and Energy Consumption values for different types of memory technology.

| FEATURE            | STT-RAM | SRAM |
|--------------------|---------|------|
| Read Energy (pJ)   | 17.5    | 15.8 |
| Write Energy (pJ)  | 172     | 13   |
| Read Latency (ns)  | 11.4    | 11.1 |
| Write Latency (ns) | 22.5    | 11.1 |
| Power Leakage (mW) | 40      | 400  |

Table 1: Characteristic of STT-RAM and SRAM.

## **RESULT**





Fig. 12: Read & Write Count Improvement

## **RESULT**



Fig. 13: Total Energy Consumpsion Comparison

## **RESULT**



Fig. 14: Write Latency Comparison

## **IMPROVEMENT**







#### WRITES ON RIGHT REGION

19.47% more write intensive block placed in write region in this implementation (redirected from STT-RAM to SRAM)

#### WRITE LATENCY

10.55% reduction in write latency of L3 cache memory

#### TOTAL ENERGY CONSUMPTION

18.04% reduction in write energy consumption by L3 cache memory



#### CONCLUSION

#### Conclusion

This implementation shows improvement on access latency as well as power consumption by redirecting the write intensive block to the write region i.e. SRAM. But the simulation result shows that the write operations that has been redirected towards write region is 37 out of 190. Remaining 153 write operations are performed in wrong region. This is due to the assumption that the write intensive block will be those which are loaded into L3 cache due to write miss. It can also be possible that those blocks which are loaded due to read miss can be write intensive too. These problem can be partially solved by write intensive predictor but there are several scope to develop new solution to this problem.

#### Future Work

Like the above thought, there are several options to provide solution which is more perfect. This simulation is performed in homogeneous system. But block replacement is also important in heterogeneous system also. That implementation will have its own different challenges which helps in refinement of solving this problem.



## THANK YOU