## **Microprocessor and Microcontroller**

## MID TERM EXAM November 2021

| TIME ONE HOURS                                                                                                                                                                                                                                                 |                                   | M.M. 30 |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------|--|--|
| Q1. What is Microprocessor? a) A multipurpose PLD that accepts binary data as input b) A multipurpose PLD that accepts an integer as input c) A multipurpose PLD that accepts whole numbers as input d) A multipurpose PLD that accepts prime numbers as input |                                   |         |  |  |
| <b>Q2</b> .What will the content of A after the execution MVI A, 2CH STA 3000 HLT                                                                                                                                                                              | on of the fallowing instructions: |         |  |  |
| a)3000                                                                                                                                                                                                                                                         | c)44                              |         |  |  |
| b)both c &d are correct                                                                                                                                                                                                                                        | d)2CH                             |         |  |  |
| Q3.In 8085 microprocessor which is the first machine cycle of instruction                                                                                                                                                                                      |                                   |         |  |  |
| a) An op-code fetch machine cycle                                                                                                                                                                                                                              |                                   |         |  |  |
| b) An memory read/write machine cycle                                                                                                                                                                                                                          |                                   |         |  |  |
| c) An IO read/write machine cycle                                                                                                                                                                                                                              |                                   |         |  |  |
| d) Any of the above                                                                                                                                                                                                                                            |                                   |         |  |  |
| Q4. The instruction JNC 16 BIT ADDRESS refers t                                                                                                                                                                                                                | o jump to 16 bit address if?      |         |  |  |
| a) Sign flag is set                                                                                                                                                                                                                                            |                                   |         |  |  |
| b) Carry flag is set                                                                                                                                                                                                                                           |                                   |         |  |  |
| c) Carry flag is reset                                                                                                                                                                                                                                         |                                   |         |  |  |
| d) Zero flag is set                                                                                                                                                                                                                                            |                                   |         |  |  |
| Q5. In 8086 microprocessor, the offset of a particular segment varies from                                                                                                                                                                                     |                                   |         |  |  |
| a) 000H to FFFH                                                                                                                                                                                                                                                | c) 0000H to FFFFH                 |         |  |  |
| b) 00H to FFH                                                                                                                                                                                                                                                  | d) 00000H to FFFFFH               |         |  |  |
| <b>Q6.</b> In a microprocessor Stack works on:                                                                                                                                                                                                                 |                                   |         |  |  |
| a) LILO                                                                                                                                                                                                                                                        | c) LIFO                           |         |  |  |

d) none

b) FIFO

| <b>Q7</b> . In 8-l a)246 b)278 c)250 d) 256 | bit microprocessor, How many opcodes a                           | are present?                                |
|---------------------------------------------|------------------------------------------------------------------|---------------------------------------------|
| <b>Q8.</b> In an i                          | ntel 8085A microprocessor, why is READY sign                     | al used?                                    |
| a)To indica                                 | ate to user that the microprocessor is working                   | and is ready for use.                       |
| b) To provi<br>device.                      | ide proper WAIT states when the microproces                      | sor is communicating with a slow peripheral |
| c) To slow                                  | down a fast peripheral device so as to commu                     | nicate at the microprocessor's device.      |
| d) none of                                  | f the above.                                                     |                                             |
| Q9.The ins                                  | struction which is used to store the data into a                 | ccumulator from a register pair             |
| a)LDAX                                      |                                                                  | c)STAX                                      |
| b)LDA                                       |                                                                  | d) STA                                      |
| <b>Q10</b> .The ir register pa              | nstructions used to transfer 16 bit number of n<br>air HL        | nemory location 9000H and 9001H into        |
| a)LDA 900                                   | 00H                                                              | c)LHLD 9000 H                               |
| b) LDHL 90                                  | 000Н                                                             | d) MOV HL,9000 H                            |
| Q11.what                                    | will be content of reg H after the execution of                  | instruction INR H, if reg H contains FF H   |
| a) 00<br>b) 10                              | рн<br>00 H                                                       | c)F1 H<br>d) none                           |
| <b>Q12</b> . If A>F                         | R , then after execution of instruction CMP R $\scriptstyle m w$ | hat will be the status of flags?            |
| a)CF=C                                      | ),Z=1                                                            | c) CF=0,Z=0                                 |
| b) CF=                                      | 1, Z=0                                                           | d)CF=1,Z=1                                  |
| <b>Q13</b> . How                            | many times the loop will be executed:                            |                                             |
| LX                                          | I B,000F H                                                       |                                             |
| LOOP:DO                                     | CX B                                                             |                                             |
| M                                           | OV A,B                                                           |                                             |
| OF                                          | RA C                                                             |                                             |
| JN                                          | Z LOOP                                                           |                                             |
| •                                           | times<br>Otimes                                                  | c) 15 times<br>d) none                      |

| 1. <b>Q14</b> . | . The purpose of                                                   | of the micropro  | cessor is to cont             | trol                                        |
|-----------------|--------------------------------------------------------------------|------------------|-------------------------------|---------------------------------------------|
| A.              | memory                                                             | B. switches      | C. processing                 | D. tasks                                    |
| <b>Q15.</b> lt  | is an edge trigg                                                   | gered input, whi | ch causes an inte             | errupt request to the microprocessor.       |
| a) NMA          | 4                                                                  |                  |                               | c)INTR                                      |
| b) INT          | 4                                                                  |                  |                               | d) ALE                                      |
| <b>Q16</b> . W  | /hat will be con                                                   | tent of AL after | the execution of              | following instruction:                      |
| MOV A           | L, [9106H]                                                         |                  |                               |                                             |
| if DS co        | ontains 1005H                                                      | , [91060] contai | ns 56 H, [19156]              | contains 93 H & AL contains 35 H            |
| a)35H           |                                                                    |                  |                               | c) 56H                                      |
| b)93H           |                                                                    |                  |                               | d)none                                      |
| <b>Q17</b> .W   | hich instructior                                                   | is incorrect:    |                               |                                             |
| a)MOV AL, [BP]  |                                                                    |                  | c) MOV AL, [BX+12]            |                                             |
| b)MOV           | 'AL, [BX][SI]                                                      |                  |                               | d) MOV AL, [7643H]                          |
|                 | 8086 micropro                                                      | _                | the execution of <sup>-</sup> | TEST instruction the operation performed    |
| a)<br>b)        | OR<br>TEST                                                         |                  |                               | c)AND<br>d) none                            |
| <b>Q19.</b> Th  | ne instruction ι                                                   | ised to move da  | ta from an input              | port 12A4 H to register AL is               |
| a)<br>b)        | MOV<br>OUT                                                         |                  |                               | c) IN<br>d) LXI                             |
| <b>Q20</b> . Th | ne data lines co                                                   | nnected to ever  | n memory in 808               | 6 microprocessor are:                       |
| a)<br>b)        | D <sub>0</sub> -D <sub>15</sub><br>D <sub>8</sub> -D <sub>15</sub> |                  |                               | c)D <sub>0</sub> -D <sub>7</sub><br>d) none |
| <b>Q21</b> . If | the content of                                                     | SS=15A1 H & E    | .A.=ABC0 H. The               | physical address is                         |
| a)<br>b)        | 205D0 H<br>ABC00H                                                  |                  |                               | c)15A10 H<br>d)2F5D0 H                      |

| Q2                                                                                                                                                                                                  | Q22. In any microprocessor the address bus width of 64 KB of memory is                        |                                              |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------|--|--|--|
| ā                                                                                                                                                                                                   | a) 8 bits                                                                                     | c)32 bits                                    |  |  |  |
| k                                                                                                                                                                                                   | b) 16 bits                                                                                    | d)none                                       |  |  |  |
| Q2                                                                                                                                                                                                  | 3. The size of each segment register in 8086 is ? a                                           | a)64 kb                                      |  |  |  |
| c) 2                                                                                                                                                                                                | 24 kb b) 1MB                                                                                  | d) 16kb                                      |  |  |  |
| Q2                                                                                                                                                                                                  | <b>4.</b> In DIV instruction if source is 8 bits it will divide                               | e AX by source & after division              |  |  |  |
| a) The Quotient will be in AL & remainder in AH. b) The Quotient will be in AH & remainder in AL. c) The Quotient will be in AX & remainder in DX. d) The Quotient will be in Dx & remainder in AX. |                                                                                               |                                              |  |  |  |
| <b>Q2</b><br>c)1                                                                                                                                                                                    |                                                                                               | rom memory when the values of QS1 & QS0 a)00 |  |  |  |
| b)0                                                                                                                                                                                                 | 11                                                                                            | d)11                                         |  |  |  |
| Q26.Which of the following instruction is incorrect:                                                                                                                                                |                                                                                               |                                              |  |  |  |
| a)<br>b)                                                                                                                                                                                            | MOV DS,1234 H<br>MOV AL, AH                                                                   | c)MOV DL, 1234 H[SI]<br>d) MOV AL,15 H[SI]   |  |  |  |
| Q2                                                                                                                                                                                                  | Q27.If the direction flag in flag register of 8086 is zero then the value of SI & DI will be: |                                              |  |  |  |
| a)<br>b)                                                                                                                                                                                            | Increment by 1or2 remains same                                                                | c)decrement by 1or 2<br>d)none               |  |  |  |
| Q28. The interrupt request that is independent of IF flag is                                                                                                                                        |                                                                                               |                                              |  |  |  |
| a) [                                                                                                                                                                                                | NMI                                                                                           | c) TRAP                                      |  |  |  |
| b) I                                                                                                                                                                                                | Divide by zero                                                                                | d) All of the mentioned                      |  |  |  |
| Q29. Which of the following are the control flags in a flag register in 8086. a) DF,TF,IF                                                                                                           |                                                                                               |                                              |  |  |  |
| c)D<br>b)                                                                                                                                                                                           | DF,IF<br>DF,IF,TF,OF                                                                          | d)IF,C,OF                                    |  |  |  |
| Q3                                                                                                                                                                                                  | Q30.In 8086 microprocessor when reset is sent to logic 1, the content of CS is                |                                              |  |  |  |

c)no change

d) none

**a)** 0000 H

b) FFFF H