

# **Synthesis**

The tool used for synthesis (converting RTL to gate level netlist) is RTL Compiler (RC).

### **Running Synthesis (without DFT)**

Change the directory to synthesis and write a script file for synthesis.

Below is an example of a script file for synthesis.

```
rc_script.tcl (/scratch/cadence_database/co
<u>File Edit View Search Tools Documents Help</u>
          Save
     4
                                                             98
                   Print... Undo Redo Cut Copy Paste
New Open
                                                      Find Replace
rc_script.tcl x
set_attr lib_search_path ../lib/
set_attr hdl_search_path
    _attr library slow_vdd1v0_basicCells.lib
read hdl counter.v
read_sdc ../constraints/constraints_top.sdc
synthesize -to_mapped -effort medium
write_hdl > counter_netlist.v
write_sdc > counter_sdc.sdc
```

- The necessary inputs to perform synthesis are RTL, standard cell library and constraints.
- Let us see the usage and purpose of each command.
  - set\_attribute lib\_search\_path library path>
     This command will set the path for the standard cell library.
  - set\_attribute hdl\_search\_path <rtl path>

This command will set the path for rtl files.

set\_attribute library <library name>

This command will read the specified standard cell library from the specified library path.

read hdl <rtl design>

This command will read the rtl design.

**Note:** - If the design is hierarchical or has multiple modules instantiated inside the top module, use curly braces '{ }' to mention all modules including the top design.

**E.g.:**- read hdl {top.v sub1.v sub2.v}

Here top.v is the top module and sub1.v and sub2.v are the sub modules that are instantiated inside the top module.

elaborate

The elaborate command constructs design hierarchy and connects signals.



#### read\_sdc < sdc file name with path>

This command reads in the timing constraints file. Here we have to provide the constraints file name along with the path. Explanation on constraints file is provided

### Synthesize –to\_mapped –effort medium

This command will perform synthesis by combining the generic, mapped and incremental synthesis and – effort medium command specifies the synthesis effort. The effort can be set to 'low', 'medium' or 'high' depending upon the scenario.

> Include all the above commands in the script file.

Note: - In counter design, you can see a script file 'rc\_script.tcl' inside the synthesis directory. Please open the script file for further understanding.

### **Timing Constraints or SDC file**

Now let us understand the content of the Constraints or SDC file.

➤ Using SDC, we define clock period, pulse width, rise and fall time, uncertainty and also input and output delays for different signals. Below is the constraints file used in counter design.



Fig 14

- Let us see the usage and purpose of each command.
  - Create\_clock -name -period 10 -waveform {0 5} {get\_port "clk"}
     This command will define clock with period 10ns and 50% duty cycle and signal is high in the first half.
  - 'Set\_clock\_transition -rise/fall' command defines the transition delay for clock.
  - 'Set clock uncertainty' command will set the uncertainty due to (clock skew and jitter).
  - 'Set\_input/output\_delay' command will specify the input and output delay used for timing slack calculations.
- Keep the constraints file inside the constraints directory.

**Note:** - To know more about writing timing constraints, please refer the rc\_ta.pdf available inside the doc/rc\_ta directory of the tool.

I.e. - <RC\_tool directory>/doc/rc\_ta/rc\_ta.pdf



Once the script file to run synthesis and the constraints file are ready, we can initiate synthesis.

> Use the below command to invoke RTL compiler along with the script file.

#### rc -f <script file name with path>

'rc' is the command to invoke RTL Compiler and '-f' option is used to passes the script to RC at the time of launching the tool. RC will execute each commands mentioned inside the script file one by one.

**Note:** - If the script file is in the current working directory (synthesis directory), we need not have to provide the path for the script.

E.g. - In case of the counter design, the command will be 'rc -f rc script.tcl'

➤ While performing synthesis, always check the RC terminal whether the tool is reporting any error. Figure below shows the RC terminal after synthesis.



After synthesis, to see the schematic, launch the gui using the below command.

'gui\_show' in the 'rc' terminal. Use 'gui\_hide' command to close the gui.





- > Use 'report' command to write out the results.
  - 'report timing' to report the timing details.
  - 'report power' to dump out the power report.

Note: - Use just report command to know what all different reports you can dump out from RC.

- After completing synthesis, Use the below command to dump out netlist, SDF, SDC etc for next stages of the slow.
  - write\_hdl > netlist\_name.v

You can provide any name for the netlist file but the extension of the file should be '.v'

write\_sdc > sdc\_name.sdc

You can provide any name for the SDC file but the extension of the file should be '.sdc'

write\_sdf -timescale ns -nonegchecks -recrem split -edges check\_edge > delays.sdf

timescale: used to mention the timeunit.

**nonegchecks**: used to ignore the negative timing checks.

**recrem**: used to split out the recrem(recovery-removal) timing check to separate checks for recovery and removal.

edges: Specifies the edges values.

**check\_edge** Keeps edge specifiers on timing check arcs but does not add edge specifiers on combinational arcs.



The above commands will generate netlist, SDF and SDC in the synthesis directory.

> Use 'exit' command to close RC.

**Note:** - To know more about synthesis, please refer the rc\_user.pdf available inside the doc/rc\_ta directory of the tool.

I.e. - <RC\_tool directory>/doc/rc\_user/rc\_user.pdf

After dumping out the netlist and SDC, we can proceed for Physical Design. Please close the RC tool.

## **Synthesis with DFT**

### **Understanding the Flow**

- Let us look at the files we are working with in this lab. Change directory to synthesis and locate the rc\_dft\_script.tcl. The main purpose of this script is to set up the variables and libraries that will be used in the lab.
- Now let us look at the content of the run script(rc\_dft\_script.tcl). Here is a breakdown of the script flow for clarity:
  - Load all the design files and elaborate
  - Read sdc (in constraints dir)
  - Read in DFT setup
  - Synthesize to GENERIC
  - Synthesize to MAPPED
  - Run DFT flow
  - Synthesis to MAPPED
  - Write results and database
  - Write ET files and ATPG flow





Below snapshot shows rc dft script.tcl



Let us understand the DFT specific commands in rc dft script.tcl file.

- The DFT scan FF style for scan replacement using the below command. set\_attr dft\_scan\_style muxed\_scan
- Prefix is added to name of DFT logic that is inserted using the below command.
  set\_attribute dft\_prefix DFT\_/
- Define the test signals (define\_dft shift\_enable) using the below command.
  define\_dft shift\_enable -name {scan\_en} -active {high} -create\_port {scan\_en}
- ➤ It is recommended you check DFT rules multiple times during a DFT flow using the below command. check\_dft\_rules



As you can see that there are no registers that fail DFT rules, which means that all of 8 registers are eligible for scan connection.

Specify the number of scan chains required to connect all FF's using the below command. Here we have used 1 scan chain.

```
set_attr dft_min_number_of_scan_chains 1 /designs/counter
```

- Specify the scan in and scan out ports of the scan chain using the command define\_dft scan\_chain -name top\_chain -sdi scan\_in -sdo scan\_out -create\_ports
- Once scan ports has been created, perform the technology depended synthesis using the below command.

```
synthesis -to_mapped.
```

Now connect the Scan chains using connect\_scan\_chains RC command. This will include all original FF's that were mapped to scan flops.

```
connect_scan_chains -auto_create_chains
```

You can view the dft chains using the below command as shown.
report dft\_chains

```
Reporting 1 scan chain (muxed_scan)

Chain 1: top_chain
scan_in: scan_in
scan_out: scan_out
shift_enable: SE (active high)
clock_domain: clk (edge: rise)
length: 8
bit 1 count_reg[0] <clk (rise)>
bit 2 count_reg[1] <clk (rise)>
bit 3 count_reg[2] <clk (rise)>
bit 4 count_reg[3] <clk (rise)>
bit 5 count_reg[4] <clk (rise)>
bit 6 count_reg[5] <clk (rise)>
bit 7 count_reg[6] <clk (rise)>
bit 8 count_reg[7] <clk (rise)>
```



➤ We will now run the final ATPG analysis and vector generation. This step will take the final scan chains and run through the ET flow for basic ATPG. This flow is implemented by the command

write\_et\_atpg -library ../Lib/slow\_vdd1v0\_basiccells.v

It will generate a directory 'et\_scripts' in current working location.

➤ Write out the final netlist, SDF & constraints using the below commands.

Write\_hdl > counter\_netlist.v write\_sdf -timescale ns -nonegchecks -recrem split -edges check\_edge > delays.sdf Write\_sdc > count\_sdc.sdc



Change directory to et\_scripts to see the files that are generated by RC.

- counter.et netlist.v (completed verilog netlist used for ET)
- runet.atpg (ET ATPG run script)
- counter.FULLSCAN.pinassign (ET file specifying IO test behavior)
- et check.sh (self error checking file used by runet.atpg)
- run\_fullscan\_sim (NC-sim script to verify ATPG patterns)