# **ScoreBoard Implementation**

-CFD16I002

Implementation Language : Python3
IDE used : PyCharm

- The main directory contains 2 .py files namely,
  - \* Main Func Scoreboard.py (say, file1)
  - \* verilog functions.py (say, file2)
- File1 is the runner function which iterates through each Instruction (by incrementing PC) in the instruction set and schedules them accordingly using ScoreBoard implementation.
- File2 is a dependency module which contains 4 methods of FPA, FPM, CLA, WTM which dynamically create test-benches for fetching the outputs from their corresponding Verilog modules.

## Implementation Idea:

Created a Python class to make instances of Functional Units, InstructionStatus Units, and RegisterStatus Units as shown below.

```
class FuncUnit:

def __init__(self, busy=False, op=None, fi=None, fj=None, fk=None, qj=None, qk=None, rj=False, rk=False):

self.busy = busy

self.op = op

self.fi = fi

self.fj = fj

self.fk = fk

self.qj = qj

self.qk = qk

self.rj = rj

self.rk = rk
```

The class FuncUnit has 9 variables viz., busy, op, fi, fj, fk, qj, qk, rj, and rk which I have updated accordingly on every Instruction Fetch in the instruction set.

```
95
96 dictFU = {'INT': FuncUnit(), 'ADDER': FuncUnit(), 'MUL1': FuncUnit(), 'MUL2': FuncUnit(), 'DIV': FuncUnit(), 'AND': FuncUnit(), 'FMUL': FuncUnit(), 'FADD': FuncUnit()}
97
```

- I've created 8 instances of Functional Units namely,
  - O TNT
  - ADDER
  - o MUL1
  - o MUL2
  - o DIV
  - o AND
  - o FMUL
  - o FADD

which are updated during every instruction **fetch** and **write\_back** stages. As shown in the picture, **dictFU** is the dictionary containing the above told functional units.

#### InstructionStatus Unit: -

- Another class I've created is **InstStatus** which tracks down the info. about when an instruction is fetched, decoded, executed and written back.
- It has 4 variables namely,
  - o issue
  - o read op
  - o execute
  - write

all initialized to "None" at the beginning.

```
class InstStatus:
    def __init__(self, issue=None, read_op=None, execute=None, write=None):
        self.issue = issue
        self.read_op = read_op
        self.execute = execute
        self.write = write

    def __str__(self):
        return str(str(self.issue)+" "+str(self.read_op)+" "+str(self.execute)+" "+str(self.write))
```

• dictIns is the dictionary containing instances of InstStatus class for all instructions present in the instruction set.

```
99 dictIns = {i: InstStatus(0, 0, 0, 0) for i in range(len(x))}
100
```

Here,  $\mathbf{x}$  is a Python list containing all the set of instructions in string format.

#### RegisterStatus Unit:-

- This is implemented using the dictionary, regStatus, containing 12 entries, one for each register which indicate status of a register,
  - o '' -> empty string, meaning no other instruction is writing into this register and is ready to be used.
  - Non-empty String -> some other instruction is writing into it at present and the requesting instruction has to wait.

## Register File:-

• Done with a dictionary, **reg\_file**, where all 12 registers are initialized with zero.

```
regStatus = {'r0': '', 'r1': '', 'r2': '', 'r3': '', 'r4': '', 'r5': '', 'r6': '', 'r7': '', 'r8': '', 'r9': '', 'r10': '', 'r11': '', 'r12': ''}

reg_file = {'r0': 0, 'r1': 0, 'r2': 0, 'r3': 0, 'r4': 0, 'r5': 0, 'r6': 0, 'r7': 0, 'r8': 0, 'r9': 0, 'r10': 0, 'r11': 0, 'r12': 0}
```

#### Input Formats:-

- Integer a & b and float a & b are inputted by the user and stored in a dictionar, scan, for easy access.
- $\bullet$  List  $\mathbf{x}$  is the set of all instructions.

```
import os
    import verilog functions as methods
4 t1 = int(input("Enter a val: "))
5 t2 = int(input("Enter b val: "))
6 t3 = float(input("Enter Float a: "))
   t4 = float(input("Enter Float b: "))
9 scan = {'a': t1, 'b': t2, 'c': -1, 'fa': t3, 'fb': t4, 'FOH': 143}
13 x.append("LDR r1 a")
14 x.append("LDR r2 b")
15 x.append("ADD r3 r1 r1")
16 x.append("ADD r4 r2 r2")
17 x.append("FADD r12 fa fb")
18 x.append("STR r12 c")
19 x.append("FMUL r12 r12 #100")
20 x.append("ADD r7 r6 b")
21 x.append("DIV r11 fa b")
22 x.append("AND r10 #10 #6")
23 x.append("LDR r5 FOH")
24 x.append("AND r6 r7 r5")
```

## Caller Function: -

The main() function has a loop which calls **4 functions** viz., fetch(), decode(), exe(), write\_back() repeatedly on every increment of clock until the clock reaches a certain limit(optimally, till the writeback of last instruction happens).

```
607

608 clock = 1

609 pc = 0

610

611 while clock < 1000:

612 fetch()

613 decode()

614 exe()

615 write_back()

616 clock += 1

617
```

#### Fetch() function & resolving WAW & STRUCTURAL Hazards:-

This function fetches each instruction from the instruction set and assigns it to the corresponding Functional Unit provided, it is free (busy is an empty string) and then PC is incremented. If not it is done in further clock cycles and PC remains the same.

This corresponds to Structural Hazards.

- split() function is used to extract the sub-strings from each instruction, containing the op-code, sources & destination in separate variables.
- Then, the register Status of the destination register is checked for an empty string. If found, the instruction is fetched else not.
  - O This corresponds to the resolution of WAW Hazards.

```
def fetch():
        global x, pc, sub x, clock
        if pc < len(x):
10
                temp = x[pc].split(' ') # Instruction fetch
                if temp[0] == 'LDR' and regStatus[temp[1]] == '':
11
                                                                    # WAW hazard check
                    if not dictFU['INT'].busy:
                                                                     # structural hazard check
                        dictIns[pc].issue = clock
                        sub x.append(temp)
                        dictFU['INT'].busy = True
                        dictFU['INT'].op = temp[0]
                        dictFU['INT'].fk = None
18
                        dictFU['INT'].qj = None
19
                        dictFU['INT'].qk = None
                        dictFU['INT'].rk = True
                        dictFU['INT'].fi = temp[1]
                        regStatus[temp[1]] = pc
                        if temp[2][0] == 'r':
                            dictFU['INT'].fj = temp[2]
                            if regStatus[dictFU['INT'].fj] == '':
                                dictFU['INT'].rj = True
                                dictFU['INT'].rj = False
                            dictFU['INT'].fj = None
                            dictFU['INT'].rj = True
                        pc += 1
                elif temp[\theta] == 'STR':
                    if temp[2][0] != 'r':
                        if not dictFU['INT'].busy:
                            dictIns[pc].issue = clock
```

#### Decode() Function and RAW & WAR HAZARDS:-

- On every function call, Decode() iterates through the instruction set and decodes one by one, only if the issue(Fetch Stage) of that particular instruction is done.
- It checks if the RegStatus(es) of the source register(s) is(are) empty set(s). If yes, then all previous instructions are done writing into them currently and the data is ready to be read.
- This corresponds to the check of RAW Hazards.

• Later, the data is read accordingly and stored in a buffer called (ins\_mem).

Note: I have answered WAR Hazard solutions in my implementation issues in later pages.

#### Execute():-

- This function performs a check on the issue and decode timelines and executes the instruction only if both the previous satges are done (issue & read op values > 0).
- It then checks the op-code and does the corresponding Arithmetic invoking the methods from File2(verilog\_functions.py) and stores back the result in the ins\_mem buffer.

```
def exe():
    global clock, pc, x, sub x
    for i in range(\theta, len(x)):
        if dictIns[i].read op > θ and not dictIns[i].execute:
            if sub x[i][0] == 'ADD':
                ins_mem[i][2] = methods.cla(ins mem[i][0], ins mem[i][1])
                dictIns[i].execute = clock + 8
            elif sub_x[i][0] == 'MUL';
                ins mem[i][2] = methods.wtm(ins mem[i][0], ins mem[i][1])
                dictIns[i].execute = clock + 19
            elif sub x[i][0] == 'FMUL':
                ins mem[i][2] = methods.fpm(ins mem[i][0], ins mem[i][1])
                dictIns[i].execute = clock + 30
            elif sub x[i][0] == 'FADD':
                ins mem[i][2] = methods.fpa(ins mem[i][0], ins mem[i][1])
                dictIns[i].execute = clock + 30
            elif sub x[i][0] == 'AND':
                ins mem[i][2] = ins mem[i][0] & ins mem[i][1]
                dictIns[i].execute = clock + 1
            elif sub x[i][0] == 'DIV':
                ins mem[i][2] = ins mem[i][0] / ins mem[i][1]
```

#### write back():-

```
def write back():
    global clock, pc, x, sub_x
    for i in range(\theta, len(x)):
        if not dictIns[i].write and 0 < dictIns[i].execute < clock:</pre>
            if sub x[i][0] == 'ADD':
                reg file[sub x[i][1]] = ins mem[i][2]
                dictIns[i].write = clock
                dictFU['ADDER'].busy = False
                regStatus[sub x[i][1]] = ''
                dictFU['ADDER'].fi = None
                dictFU['ADDER'].fj = None
                dictFU['ADDER'].fk = None
            elif sub x[i][0] == 'MUL':
                reg_file[sub_x[i][1]] = ins mem[i][2]
                dictIns[i].write = clock
                regStatus[sub x[i][1]] = ''
                if dictFU['MUL1'].op == str(i):
                    dictFU['MUL1'].busy = False
                    dictFU['MUL1'].fi = None
                    dictFU['MUL1'].fj = None
                    dictFU['MUL1'].fk = None
                    dictFU['MUL2'].busy = False
```

- This function iterates through every instruction and writes back the result only if the execute stage of the instruction is done.
- It captures back the result from the ins\_mem buffer and stores the value into the corresponding destination register.
- -- In all of these functions, on a successful call, current clock value is captured and the InstrutionStatus table is updated.

#### My Implementation issues & WAR Hazard check:-

- Since the fetch function asynchronously(in my code) does instruction issue by checking the availability of the corresponding functional Units, it updates the status of the destination registers to not null due to which the decode stage and execute stages may not happen, of some previous instructions which have the same registers as sources.
- As a result, deadlock occurs and the process doesn't proceed forward.

#### The encircled line is added to resolve the deadlock.

• This also corresponds to the check of WAR Hazards.

#### Verilog Module Updates:-

- Inputs are given in Verilog's real datatype as shown below where s1,s2 contains sign(0 or 1), intl&int2 contains integer part, f1&f2 has decimal parts.
- These are then converted into 16bit IEEE floating point input as follows:

```
$TINISN;
        end
42
    end
43
    else if(int2==0 && f2==0) begin
44
        if(s1) begin
              $display("-%f",int1+f1);
              $finish;
47
        end
        else begin
              $display("+%f",int1+f1);
              $finish;
        end
52
    end
    end
54
    initial begin
        in = intl;
        for(i=0;i<=15;i=i+1) begin
              temp = in % 2;
              if(temp)
                    index1 = i;
              al[i] = temp;
62
              in = in/2;
        end
        f = f1;
64
        for(i=31;i>=0;i=i-1) begin
              f = f * 2;
              if(f >= 1) begin
                    b1[i] = 1;
                    if(flag)
70
                           neg index1 = i-32;
71
72
                     flag = 0;
              end
              else
                     bl[i] = 0;
76
        end
    //for 2nd float
        in = int2;
```

```
10 // TOT ATTO TOUCK
         in = int2;
         for(i=0;i<=15;i=i+1) begin
 82
               temp = in % 2;
               if(temp)
                     index2 = i;
               a2[i] = temp;
               in = in/2;
         end
         f = f2; flag = 1;
         for(i=31;i>=0;i=i-1) begin
               if(f >= 1) begin
                     b2[i] = 1;
                     if(flag)
 94
                           neg index2 = i-32;
                     flag = 0;
               end
               else
                     b2[i] = 0;
100
         end
101
         final1[15] = s1; final2[15] = s2;
102
         if(index1 == -1)
               finall[14:10] = 15 + neg index1;
         else
               finall[14:10] = 15+index1;
         if(index2 == -1)
               final2[14:10] = 15 + neg index2;
110
         else
               final2[14:10] = 15+index2;
111
112
113
         indl = index1-1; ind2 = index2-1;
114
115
         if(index1 >= 0) begin
116
         while(count >= 0 && indl>=0) begin
117
               finall[count] = al[indl];
118
               indl = indl - 1;
119
               count = count - 1;
```

```
119
                count = count - 1;
120
         end
121
         end
122
123
         if(index1<0)
124
                pos = 31+neg index1;
125
126
         while(count >= 0) begin
127
                finall[count] = b1[pos];
128
                pos = pos - 1;
129
                count = count - 1;
130
         end
131
132
         //2nd ieee
133
         count = 9; pos = 31;
134
         if(index2 >=0) begin
135
         while(count > 0 && ind2>=0) begin
136
                final2[count] = a2[ind2];
137
                ind2 = ind2 - 1;
138
                count = count - 1;
139
         end
140
         end
141
         if(index2 < 0)
142
143
                pos = 31+neg index2;
144
         while(count >= 0) begin
146
                final2[count] = b2[pos];
                pos = pos - 1;
148
                count = count - 1;
         end
150
     end
151
     integer p;
152
     real sum=0,exp;
153
     reg [63:0] float out;
154
155
     initial begin
156
157
            exp = out put[14:10];
158
           exp = exp-15;
```

```
count = 9; pos = 31;
    if(index2 >=0) begin
    while(count > 0 && ind2>=0) begin
          final2[count] = a2[ind2];
          ind2 = ind2 - 1;
          count = count - 1;
    end
    end
    if(index2 < 0)
          pos = 31+neg_index2;
    while(count >= 0) begin
          final2[count] = b2[pos];
          pos = pos - 1;
          count = count - 1;
    end
end
integer p;
real sum=0,exp;
reg [63:0] float out;
initial begin
      exp = out put[14:10];
      exp = exp-15;
      exp = exp + 1023;
      float out[62:52] = exp;
      float_out[63] = out_put[15];
      float_out[51:42] = out_put[9:0];
      float out[41:0] = 42'b0;
      $display($bitstoreal(float out));
end
endmodule
```

- Converted 16bit Half Precision Floating Point output of Verilog modules to decimal floating point values.
- Used **\$bitstoreal()** of SystemVerilog which converts a 64-bit double precision value to decimal float value.

So, I have converted my 16bit output to 64bit value first and then passed the value to the above-said function to get the final answer in decimal floating point value.

```
reg [63:0] float_out;

initial begin
    #15;
    exp = out_put[14:10];
    exp = exp-15;
    exp = exp + 1023;
    float_out[62:52] = exp;
    float_out[63] = out_put[15];
    float_out[51:42] = out_put[9:0];
    float_out[41:0] = 42'b0;
    $display($bitstoreal(float_out));
    $display("%b %f %f %f %b %b", out_put, int1, int2, f1, f2, s1, s2);
    $display("%b %b",final1, final2);
end
```

• Also, I have updated the shift operators "<<", ">>" with a 11bit left shifter and a 11bit right shifter in floating-point Arithmetic values.

Output:-

| akra@akra-ubuntu:/media/akra/windows/iVerilog_programs/Scoreboard\$ python3 sb.py<br>Enter a val: 2<br>Enter b val: 3<br>Enter Float a: 0.672<br>Enter Float b: -0.5 |  |                   |       |         |         |           |          |          |             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------------|-------|---------|---------|-----------|----------|----------|-------------|
|                                                                                                                                                                      |  |                   | Issue | Read_Op | Execute | WriteBack | Source1  | Source2  | Destination |
| Ins1                                                                                                                                                                 |  | LDR r1 a          | 1     | 2       | 3       | 4         | 2        | 2        |             |
| Ins2                                                                                                                                                                 |  | LDR r2 b          | 5     | 6       | 7       | 8         | 3        | 3        |             |
| Ins3                                                                                                                                                                 |  | ADD r3 r1 r1      | 6     | 7       | 15      | 16        | 2        | 2        | 4           |
| Ins4                                                                                                                                                                 |  | ADD r4 r3 r2      | 17    | 18      | 26      | 27        | 4        | 3        | 7           |
| Ins5                                                                                                                                                                 |  | FADD r12 fa fb    | 18    | 19      | 49      | 50        | 0.672    | -0.5     | 0.171875    |
| Ins6                                                                                                                                                                 |  | STR r12 c         | 19    | 51      | 52      | 53        | 0.171875 | 0.171875 |             |
| Ins7                                                                                                                                                                 |  | FMUL r12 r12 #100 | 51    | 52      | 82      | 83        | 0.171875 | 100      | 17.1875     |
| Ins8                                                                                                                                                                 |  | ADD r7 r6 b       | 52    | 53      | 61      | 62        | Θ        | 3        | 3           |
| Ins9                                                                                                                                                                 |  | DIV r11 fa b      | 53    | 54      | 94      | 95        | 0.672    | 3        | 0.224       |
| Ins10                                                                                                                                                                |  | AND r10 #10 #6    | 54    | 55      | 56      | 57        | 10       | 6        | 2           |
| Ins11                                                                                                                                                                |  | LDR r5 FOH        | 55    | 56      | 57      | 58        | 143      | 143      |             |
| Ins12                                                                                                                                                                |  | AND r6 r10 r5     | 58    | 59      | 60      | 61        | 2        | 143      | 2           |
| Ins13                                                                                                                                                                |  | STR r6 c          | 59    | 62      | 63      | 64        | 2        | 2        |             |
| The value of c : 2  akraMakra-ubuntu-/media/akra/windows/iVerilog programs/Scoreboards                                                                               |  |                   |       |         |         |           |          |          |             |