# COL216 Assignment 2

Stage 3 report

Aniruddha Deb 2020CS10869

# **Summary**

This project started with a full rewrite of most major components, including the ALU, Memory file, Predication logic, as well as glue components such as Registers, Multiplexers and Sign Extenders. Following this, the CPU implementation was changed into a CPU dataflow and a CPU controller, both of which were linked with each other in CPU. Testing was done in GHDL/GtkWave (easy to use on Mac, Synthesis to Verilog + Simulation, better waveform viewer), <a href="DigitalJS">DigitalJS</a> (for viewing the CPU and debugging), and on EDAPlayground (class-mandated, used for synthesis). The code uses the IEEE libraries numeric\_std and std\_logic\_1164, as well as the mytypes library (again heavily rewritten). The decoder has been integrated into the CPU, and is self written.

#### **File Structure**



# **Program Details**

- commons.vhdl common components (registers, multiplexers)
- commons\_tb.vhdl testbench for commons
- cpu\_multicycle.vhdl contains the datapath and controller entities
- cpu.vhdl the integration of the datapath and controller
- cpu\_synth.v A synthesis of the CPU, generated by GHDL in Verilog, for the purposes of visualization in DigitalJS. Generated using ghdl --synth --out=verilog cpu > cpu\_synth.v
- mem.vhd1 A rewritten unified memory module with byte addressing, word-indexed little endian memory.
- predicator.vhdl Predication logic. Only supports eq, ne and all at the moment, but can easily be extended.
- design\_plan.jpeg The planned schematic that was finally implemented. Includes minor deviations from the multicycle architecture specified in class, because of using the same adder for PC

# **Testing**

Associated testbenches are marked with <filename>\_tb.vhdl. The CPU testbench only provides a clock to the CPU component.

The CPU is tested on the same four programs as before: each of whose code and instruction sets is shown side by side here, along with a graph of the relevant CPU signals. The graph highlights the internal working of the CPU and serves as the verification for the correctness of the CPU logic.

Note that the programs are slightly altered, since the program and instruction memories are at the same place and a collision might occur if we write to an instruction.

#### Test 1

Taken From Assignment Description

```
.text
0 = X"E3A00028",
                                         mov r0, #40
1 => X"E3A01005"
                                         mov r1, #5
2 => X"E5801000"
                                         str r1, [r0]
3 => X"E2811002"
                                         add r1, r1, #2
4 => X"E5801004"
                                         str r1, [r0, #4]
5 => X"E5902000"
                                         ldr r2, [r0]
6 => X"E5903004".
                                         ldr r3, [r0, #4]
7 => X"E0434002"
                                         sub r4, r3, r2
others => X"00000000"
                                         .end
```



#### Test 2

#### Taken From Assignment Description

```
.text
0 => X"E3A00000",
1 => X"E3A01000",
2 => X"E0800001",
3 => X"E2811001",
4 => X"E3510005",
5 => X"1AFFFFFB",
others => X"00000000"
.text
mov r0, #0
mov r1, #0
Loop: add r0, r0, r1
add r1, r1, #1
cmp r1, #5
bne Loop
.end
```



#### Test 3

Created by Self: Testing negative indexes for load/store operations

```
.text
0 => x"E3A00005",
1 => x"E3A0100A",
2 => x"E3A0200F",
3 => x"E5801000",
4 => x"E5002004",
others => x"00000000"

.text
mov r0, #5
mov r1, #10
mov r2, #15
str r1, [r0]
str r2, [r0, #-4]
.end
```



#### Test 4

Created by Self: Testing all three different branches

```
.text
0 => x"E3A00001"
                                         mov r0, #1
1 => x"E3A01001"
                                         mov r1, #1
2 => x"E1500001"
                                         cmp r0, r1
3 = x''0A000001'',
                                         beq equal
                                     back:
4 => x"E1500001"
                                         cmp r0, r1
5 = x 1A000001
                                         bne end
                                     equal:
6 => x"E2411001"
                                         sub r1, #1
7 => x"EAFFFFB"
                                         b back
                                     end:
8 = x^*E2400001^*
                                         sub r0, #1
9 => x"E1510000",
                                         cmp r1, r0
others => x"00000000"
                                          .end
```



### **Synthesis**

The CPU entity successfully synthesized using Mentor Precision on EDAPlayground. The logs are in cpu\_synth\_log.txt in logs. Note that the CPU had only one IO pin, and that was synthesized. Mentor did not synthesize any of the other entities declared and port mapped inside the CPU (ALU, register file, program and data memory etc).

A excerpt of the synthesis log is shown here

```
# Info: Device Utilization for 7A100TCSG324
# Info: *****************
# Info: Resource
                          Used Avail Utilization
# Info: IOs
                               210
                                    0.48%
                          1
# Info: Global Buffers
                               32
                                     0.00%
                          0
# Info: LUTs
                          0
                               63400
                                     0.00%
# Info: CLB Slices
                          0
                               15850 0.00%
# Info: Dffs or Latches
                          0
                               126800
                                     0.00%
# Info: Block RAMs
                               135
                                     0.00%
# Info: DSP48E1s
                               240
                          Ø
                                      0.00%
# Info: *******************************
# Info: Library: work Cell: cpu View: cpu_arch
# Info: ***************************
# Info: Number of ports:
# Info: Number of nets:
                                  0
# Info: Number of instances:
                                  0
# Info: Number of references to this view :
# Info: Total accumulated area :
# Info: Number of gates:
                                  0
# Info: Number of accumulated instances :
# Info: **************
# Info: IO Register Mapping Report
# Info: ****************
# Info: Design: work.cpu.cpu_arch
# Info: +----+
# Info: | Port | Direction | INFF | OUTFF | TRIFF |
# Info: +----+
# Info: | clock | Input |
# Info: +----+
# Info: Total registers mapped: 0
```

# **Design and Verification**

The design to be implemented was as follows:



Notice the minor modifications made to allow for incrementing PC+8+(offset<<2) using just the ALU and two left/right shifters.

The control FSM implemented was the same as shown in the lecture: the state-name mapping is shown here



The final implementation was synthesized using the GHDL synthesizer and the verilog code generated was drawn out using DigitalJS. The final result is as follows:



(a high-res image can be found at synth\_imgs/cpu\_synth\_digitaljs.png)