# UCS704 EMBEDDED SYSTEMS DESIGN

**Submitted By:** 

**Divesh Goel (102103147)** 

COE-5

**BE-4th Year** 



Thapar institute of Engineering and Technology, Patiala

June - December 2024

# **INDEX**

| S<br>no. | Experiment Name                                                                                        | Page No. |
|----------|--------------------------------------------------------------------------------------------------------|----------|
| 1        | To study and verify the truth table of various logic gates (NOT, AND, OR, NAND, NOR, EX-OR, & EX-NOR). | 3-4      |
| 2        | To design and verify a half adder using S= (x+y)(x'+y') C= xy                                          | 4-5      |
| 3        | To design and verify a full adder using S = x'y'z+x'yz'+xy'z'+xyz<br>C=xy+xz+yz                        | 5-6      |
| 4        | To design and verify a half subtractor using D = x'y +xy' B=x'y                                        | 6-7      |
| 5        | Design a BCD to Excess 3 code converter using combinational circuits.                                  | 7-8      |
| 6        | To design and implement a 4:1 multiplexer                                                              | 8-9      |
| 7        | To design and implement a 1:4 demultiplexer.                                                           | 9-10     |
| 8        | To design and verify a 2:4 decoder.                                                                    | 10-11    |
| 9        | To design and implement a 4:2 encoder.                                                                 | 11-12    |
| 10       | To design and verify the operation of D flip-flops using logic gates.                                  | 12-13    |
| 11       | To design and verify the operation of JK flip-flops using logic gates.                                 | 13-14    |

| 12 | To verify the operation of an asynchronous counter. | 14-15 |  |
|----|-----------------------------------------------------|-------|--|
|    |                                                     |       |  |

### **Experiment 1 (Truth Table and Logic Gates)**

To study and verify the truth table of various logic gates (NOT, AND, OR, NAND, NOR, EX-OR, & EX-NOR).

```
module logic gates;
  and (and ab, a, b);
     $display("A B | NOT AND OR NAND NOR XOR XNOR");
     a = 0; b = 0; #1 $display("%b %b | %b %b %b %b
xnor ab);
     a = 0; b = 1; #1 $display("%b %b | %b %b %b %b
xnor ab);
     a = 1; b = 0; #1 $display("%b %b | %b %b %b %b
xnor ab);
     a = 1; b = 1; #1 $display("%b %b | %b %b %b %b
xnor ab);
      a = 1'bx; b = 1'bx; #1 $display("x x | %b %b %b
xnor ab);
```

endmodule

#### **Console Output:**

```
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
      NOT AND OR NAND NOR XOR XNOR
0 0
      1
               0
                   1
                        1
                             0
0 1
      1
          0
               1
                   1
                        0
                             1
                                  0
1 0
      0
          0
              1
                  1
                        0
                            1
                                  0
1 1
      0
          1
               1
                   0
                             0
                                  1
                        0
      Х
          Х
               Х
                   Х
                             х
                                  х
```

# **Experiment 2 (Half Adder)**

To design and verify a half adder using S = (x+y)(x'+y') C = xy

```
module half_adder;
  reg x, y;
  wire S, C;

assign S = (x | y) & (~x | ~y);
  assign C = x & y;

initial begin
        $display("X Y | S C");
        x = 0; y = 0; #1 $display("%b %b | %b %b", x, y, S, C);
        x = 0; y = 1; #1 $display("%b %b | %b %b", x, y, S, C);
        x = 1; y = 0; #1 $display("%b %b | %b %b", x, y, S, C);
        x = 1; y = 1; #1 $display("%b %b | %b %b", x, y, S, C);
        x = 1 'bx; y = 1; #1 $display("x %b | %b %b", x, y, S, C);
    end
endmodule
```

```
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
X Y | S C
0 0 | 0 0
0 1 | 1 0
1 0 | 1 0
1 1 | 0 1
x 1 | x x
```

# **Experiment 3 (Full Adder)**

To design and verify a full adder using S = x'y'z+x'yz'+xy'z'+xyz C=xy+xz+yz

```
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
X Y Z | S C
0 0 0 | 0 0
0 0 1 | 1 0
0 1 0 | 1 0
0 1 1 | 0 1
1 0 0 | 1 0
1 0 1 | 0 1
1 1 0 1 0
1 1 1 0 1
1 1 1 1 1 1
```

### **Experiment 4 (Half Subtractor)**

To design and verify a half subtractor using D = x'y +xy' B=x'y

```
module half_subtractor;
  reg x, y;
  wire D, B;

assign D = (~x & y) | (x & ~y);
  assign B = ~x & y;

initial begin
    $display("X Y | D B");
    x = 0; y = 0; #1 $display("%b %b | %b %b", x, y, D, B);
    x = 0; y = 1; #1 $display("%b %b | %b %b", x, y, D, B);
```

```
x = 1; y = 0; #1 $display("%b %b | %b %b", x, y, D, B);
x = 1; y = 1; #1 $display("%b %b | %b %b", x, y, D, B);
end
endmodule
```

```
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
X Y | D B
0 0 | 0 0
0 1 | 1 1
1 0 | 1 0
1 1 | 0 0
```

## **Experiment 5 (Number Converter)**

Design a BCD to Excess 3 code converter using combinational circuits.

```
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
      Excess-3
0000
      0011
0001
      0100
0010 | 0101
0011 | 0110
0100
     0111
0101 | 1000
0110 | 1001
0111 | 1010
1000
     1011
1001
     1100
1010
     XXXX
1011
      XXXX
1100
      XXXX
1101
      XXXX
1110
     XXXX
1111
      XXXX
```

# **Experiment 6 (Multiplexer)** To design and implement a 4:1 multiplexer

```
sel = 2'bx; #1 $display("x | %b | %b", in, out);
end
endmodule
```

```
C:\Users\dives\OneDrive\Documents\embedded>iverilog m.v
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
Sel | Inputs | Out
00 | 1010 | 0
01 | 1010 | 1
10 | 1010 | 0
11 | 1010 | 1
```

# **Experiment 7 (Demultiplexer)** To design and implement a 1:4 demultiplexer.

```
C:\Users\dives\OneDrive\Documents\embedded>iverilog md.v

C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
Sel In | Out
00 1 | 0001
01 1 | 0010
10 1 | 0100
11 1 | 1000
```

### Experiment 8 (Decoder) To design and verify a 2:4 decoder.

#### **Console Output:**

```
C:\Users\dives\OneDrive\Documents\embedded>iverilog md2.v

C:\Users\dives\OneDrive\Documents\embedded>vvp a.out

In | Out

00 | 0001

01 | 0010

10 | 0100

11 | 1000
```

# **Experiment 9 (Encoder)** To design and implement a 4:2 encoder.

**Experiment 10 (Flip-Flops)** To design and verify the operation of D flip-flops using logic gates.

```
module d_flipflop;
  reg D, clk;
  reg Q;

always @(posedge clk) Q <= D;

initial begin
    clk = 0;
    D = 0;
    #1 clk = 1; #1 $display("D=%b clk=%b | Q=%b", D, clk, Q);
    D = 1;
    #1 clk = 0; #1 $display("D=%b clk=%b | Q=%b", D, clk, Q);
  end
endmodule</pre>
```

#### **Console Output:**

```
C:\Users\dives\OneDrive\Documents\embedded>iverilog f.v
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
D=0 clk=1 | Q=0
D=1 clk=0 | Q=0
```

# **Experiment 11 (Flip-Flops )** To design and verify the operation of JK flip-flops using logic gates.

```
module jk flipflop;
  always @(posedge clk) begin
      else if (~J & K) Q int <= 0;
      clk = 0;
      $display("J K clk | Q");
      J = 0; K = 0; #1 clk = 1; #1 $display("%b %b %b | %b", J, K,
clk, Q);
      J = 0; K = 1; #1 clk = 0; #1 clk = 1; #1 $display("%b %b %b
 %b", J, K, clk, Q);
      J = 1; K = 0; #1 clk = 0; #1 clk = 1; #1 $display("%b %b %b
 %b", J, K, clk, Q);
      J = 1; K = 1; #1 clk = 0; #1 clk = 1; #1 $display("%b %b %b
```

```
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
J K clk | Q
0 0 1 | 0
0 1 1 | 0
1 0 1 | 1
1 0 1 | 1
```

## **Experiment 12 (Counter)**

To verify the operation of an asynchronous counter.

```
module async_counter(input clk, output reg [3:0] Q);

initial begin
    Q = 4'b0000;
end

always @(posedge clk) begin
    Q <= Q + 1;
end

endmodule

module async_counter_tb;
    reg clk;
    wire [3:0] Q;
    async_counter uut (.clk(clk), .Q(Q));

initial begin
    clk = 0;
    $display("Count");
    forever begin
        #5 clk = ~clk;
    end
end</pre>
```

```
initial begin
     forever begin
     #6 $display("%b", Q);
    end
end
end
endmodule
```

```
C:\Users\dives\OneDrive\Documents\embedded>iverilog c.v
C:\Users\dives\OneDrive\Documents\embedded>vvp a.out
Count
0001
0001
0010
0010
0011
0100
0100
0101
0101
0110
0111
0111
1000
1000
1001
1010
1010
1011
1011
1100
1101
1101
1110
1110
1111
0000
```