## Computer Systems II

Li Lu

Room 605, CaoGuangbiao Building li.lu@zju.edu.cn

https://person.zju.edu.cn/lynnluli



## **Preliminary of Following Labs on OS**

- Semesters that need to learn before lab
  - https://missing-semester-cn.github.io/
    - 1/13: 课程概览与 shell
    - 1/14: Shell 工具和脚本
    - 1/21: 命令行环境
    - 1/22: 版本控制(Git)
    - 1/23: 调试及性能分析



## Instruction Set Principles



### **ISA Classification Basis**

The types of internal storage:

Stack

Accumulator

• Register

In processor, stores data fetched from memory or cache







### **ISA Classes: Stack Architecture**

• Implicit Operands on the Top Of the Stack (TOS)

C = A + B (memory locations)

Push A

Push B

Add

Pop C







### **ISA Classes: Accumulator Architecture**

- One implicit operand: the accumulator one explicit operand: mem location
- C = A + B

Load A

Add B

Store C

 Accumulator is both an implicit input operand and a result





## **GPR: Register-Memory Arch**

Register-memory architecture
 (any instruction can access memory)

C = A + B
 Load R1, A
 Add R3, R1, B
 Store R3, C





### **GPR: Load-Store Architecture**

Load-Store Architecture
 only load and store instructions
 can access memory

C = A + B
Load R1, A
Load R2, B
Add R3, R1, R2
Store R3, C







### **GPR Classification**





## More about ISA



## Where to find operands?



Byte addressing

byte – 8 bits

half word -16 bits

word -32 bits

double word — 64 bits



## **Operand Type and Size**

| Туре                                       | Size in bits |
|--------------------------------------------|--------------|
| ASCII character                            | 8            |
| Unicode character, Half word               | 16           |
| Integer, word                              | 32           |
| Double word, Long integer                  | 64           |
| IEEE 754 floating point – single precision | 32           |
| IEEE 754 floating point – double precision | 64           |
| Floating point – extended double precision | 80           |

• Byte ordering in memory: 0x12345678

Little Endian: store least significant byte in the smallest address 78 | 56 | 34 | 12

Big Endian: store most significant byte in the smallest address

12 | 34 | 56 | 78

• A more explicit example



Address alignment

object width: s bytes

address: A

aligned if  $A \mod s = 0$ 



Address alignment

object width: s bytes

address: A

aligned if  $A \mod s = 0$ 

• Why to align addresses?



# Each misaligned object requires two memory accesses

| Width of object       | Value of 3 low-order bits of byte address |                       |                          |         |         |         |            |            |  |
|-----------------------|-------------------------------------------|-----------------------|--------------------------|---------|---------|---------|------------|------------|--|
|                       | 0                                         | 1                     | 2                        | 3       | 4       | 5       | 6          | 7          |  |
| 1 byte (byte)         | Aligned                                   | Aligned               | Aligned                  | Aligned | Aligned | Aligned | Aligned    | Aligned    |  |
| 2 bytes (half word)   | Alig                                      | ned                   | Aligi                    | ned     | Align   | ned     | ed Aligned |            |  |
| 2 bytes (half word)   |                                           | Misal                 | Misaligned Misaligned Mi |         |         |         | gned       | Misaligned |  |
| 4 bytes (word)        |                                           | Ali                   | gned                     |         |         | Alig    | ned        | 10.7       |  |
| 4 bytes (word)        |                                           | Misaligned Misaligned |                          |         |         |         |            |            |  |
| 4 bytes (word)        |                                           | Misaligned Misaligned |                          |         |         |         | ligned     |            |  |
| 4 bytes (word)        |                                           | Misaligned Misalig    |                          |         |         |         | Misaligned |            |  |
| 8 bytes (double word) |                                           |                       |                          | Aligned |         |         |            |            |  |
| 8 bytes (double word) |                                           | Misaligned            |                          |         |         |         |            |            |  |
| 8 bytes (double word) |                                           | Misaligned            |                          |         |         |         |            |            |  |
| 8 bytes (double word) |                                           | Misaligned            |                          |         |         |         |            |            |  |
| 8 bytes (double word) |                                           | Misaligned            |                          |         |         |         |            |            |  |
| 8 bytes (double word) |                                           | Misaligned            |                          |         |         |         |            |            |  |
| 8 bytes (double word) |                                           | Misaligned            |                          |         |         |         |            |            |  |
| 8 bytes (double word) |                                           | Misaligned            |                          |         |         |         |            |            |  |



### **Addressing Modes**

• How instructions specify addresses of objects to access?

Types

constant --- immediate

register

memory location – effective address



## frequently used

| Addressing mode Example instruction |                    | Meaning                                                                                                                                                                                                      | When used                                                                                                                             |  |
|-------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| Register                            | Add R4,R3          | Regs[R4] ← Regs[R4]<br>+ Regs[R3]                                                                                                                                                                            | When a value is in a register.                                                                                                        |  |
| Immediate                           | Add R4,#3          | Regs[R4] $\leftarrow$ Regs[R4] + 3                                                                                                                                                                           | For constants.                                                                                                                        |  |
| Displacement                        | Add R4,100(R1)     | Regs[R4] ← Regs[R4]<br>+ Mem[100+Regs[R1]]                                                                                                                                                                   | Accessing local variables<br>(+ simulates register indirect,<br>direct addressing modes).                                             |  |
| Register indirect                   | Add R4, (R1)       | Regs[R4] ← Regs[R4]<br>+ Mem[Regs[R1]]                                                                                                                                                                       | Accessing using a pointer or a computed address.                                                                                      |  |
| Indexed                             | Add R3,(R1+R2)     | <pre>Regs[R3] ← Regs[R3] + Mem[Regs[R1]+Regs[R2]]</pre>                                                                                                                                                      | Sometimes useful in array addressing: R1 = base of array; R2 = index amount.                                                          |  |
| Direct or absolute                  | Add R1,(1001)      | Regs[R1] ← Regs[R1]<br>+ Mem[1001]                                                                                                                                                                           | Sometimes useful for accessing static data; address constant may need to be large.                                                    |  |
| Memory indirect                     | Add R1,@(R3)       | Regs[R1] ← Regs[R1]<br>+ Mem[Mem[Regs[R3]]]                                                                                                                                                                  | If R3 is the address of a pointer $p$ , then mode yields $*p$ .                                                                       |  |
| Autoincrement                       | Add R1,(R2)+       | $\begin{array}{c} Regs [R1] \leftarrow Regs [R1] \\ + Mem [Regs [R2]] \\ Regs [R2] \leftarrow Regs [R2] + d \end{array}$                                                                                     | Useful for stepping through arrays within a loop. R2 points to start of array; each reference increments R2 by size of an element, d. |  |
| Autodecrement                       | Add R1,-(R2)       | $\begin{array}{c} \operatorname{Regs}[R2] \leftarrow \operatorname{Regs}[R2] - d \\ \operatorname{Regs}[R1] \leftarrow \operatorname{Regs}[R1] \\ + \operatorname{Mem}[\operatorname{Regs}[R2]] \end{array}$ | Same use as autoincrement. Autodecrement/-increment can also act as push/pop to implement a stack.                                    |  |
| Scaled                              | Add R1,100(R2)[R3] | Regs[R1] $\leftarrow$ Regs[R1]<br>+ Mem[100+Regs[R2]<br>+ Regs[R3]* $d$ ]                                                                                                                                    | Used to index arrays. May be applied to any indexed addressing mode in some computers.                                                |  |



## How to operate operands?



## **Operations**

| Operator type          | Examples  Integer arithmetic and logical operations: add, subtract, and, or, multiply, divide |  |  |  |
|------------------------|-----------------------------------------------------------------------------------------------|--|--|--|
| Arithmetic and logical |                                                                                               |  |  |  |
| Data transfer          | Loads-stores (move instructions on computers with memory addressing)                          |  |  |  |
| Control                | Branch, jump, procedure call and return, traps                                                |  |  |  |
| System                 | Operating system call, virtual memory management instructions                                 |  |  |  |
| Floating point         | Floating-point operations: add, multiply, divide, compare                                     |  |  |  |
| Decimal                | Decimal add, decimal multiply, decimal-to-character conversions                               |  |  |  |
| String                 | String move, string compare, string search                                                    |  |  |  |
| Graphics               | Pixel and vertex operations, compression/decompression operations                             |  |  |  |

### **Control Flow Instructions**

• Four types of control flow change:

P48

Conditional branches – most frequent

**Jumps** 

Procedure calls

Procedure returns



### **Control Flow Instructions**

• Explicitly specified destination address (exception: procedure return as target is not known at compile time)

PC-relative
 destination addr = PC + displacement

 Dynamic address: for returns and indirect jumps with unknown target at compile time

e.g., name a register that contains the target address

### **Procedure Invocation Options**

Control transfer + State saving

• Return address must be saved in a special link register or just a GPR

How to save registers?



### **Procedure Invocation Options: Save Registers**

Caller Saving
 the calling procedure saves the registers that it wants preserved for access after the call

Callee Saving
 the called procedure saves the registers it wants to use





## The improvement of ISA

- CISC
  - Disadvantage
- RISC
  - Advantage
  - characteristic



#### RISC ARCHITECTURE

- CISC (Complex Instruction Set Computer)
  - Intel x86
    - Variable length instructions, lots of addressing modes, lots of instructions.
    - Recent x86 decodes instructions to RISC-like micro-operations.
- RISC (Reduced Instruction Set Computer)
  - MIPS, Sun SPARC, IBM, PowerPC, ARM, RISC-V
- RISC Philosophy
  - fixed instruction lengths, uniform instruction formats
  - load-store instruction sets
  - limited number of addressing modes
  - limited number of operations



## **Brief History of RISC-V**

- Origin: Research at UC Berkeley for Parallel Computing (From May 2010)
  - Why not X86, ARM or MIPS?
  - Expensive license fee, closed source or difficult to be expanded......
- Development:
  - The Chisel hardware construction language that was used to design many RISC-V processors was also developed in the Par Lab
  - The RISC-V Foundation (www.riscv.org) was founded in 2015
  - Collaboration with the Linux Foundation (November 2018)
- For more: https://riscv.org/about/history/

#### **RISC-V ISA**

- A RISC-V ISA is defined as a base integer ISA
  - The base integer ISAs are very similar to that of the early RISC processors(such as MIPS)
  - No branch delay slots
  - Support for optional variable-length instruction encodings
  - Goal: A **standard free** and **open** architecture for industry implementations

### **RISC-V Instruction Modularization**

| Base             | Version | Status   |
|------------------|---------|----------|
| RVWMO            | 2.0     | Ratified |
| RV32I            | 2.1     | Ratified |
| RV64I            | 2.1     | Ratified |
| RV32E            | 1.9     | Draft    |
| RV128I           | 1.7     | Draft    |
| Extension        | Version | Status   |
| $\mathbf{M}$     | 2.0     | Ratified |
| $\mathbf{A}$     | 2.1     | Ratified |
| $\mathbf{F}$     | 2.2     | Ratified |
| D                | 2.2     | Ratified |
| $\mathbf{Q}$     | 2.2     | Ratified |
| $\mathbf{C}$     | 2.0     | Ratified |
| Counters         | 2.0     | Draft    |
| L                | 0.0     | Draft    |
| B                | 0.0     | Draft    |
| J                | 0.0     | Draft    |
| T                | 0.0     | Draft    |
| P                | 0.2     | Draft    |
| V                | 0.7     | Draft    |
| $\mathbf{Zicsr}$ | 2.0     | Ratified |
| Zifencei         | 2.0     | Ratified |
| Zam              | 0.1     | Draft    |
| Ztso             | 0.1     | Frozen   |

RISC-V ISA modules

- I: Integer Compute + Load/Store + Control Flow
- M: Multiplication + Division extension
- A: Atomically read, modify, and write memory for interprocessor synchronization
- F: Floating-point registers, single-precision computation + load/store
- D: Floating-point registers, double-precision computation
  - + load/store

. . .

### **Formats of Instruction**

- Six Basic Instruction formats (similar to MIPS, but optimized)
  - Reduce combinational logic delay
  - Extend addressing range

| 31 30 25<br>funct7       | 24 21 20<br>rs2 | 19 15 rs1 | 14 12 funct3 | 2 11 8 rd     |       | 6 0<br>opcode | R-type | Register-Register                 |
|--------------------------|-----------------|-----------|--------------|---------------|-------|---------------|--------|-----------------------------------|
| $\lim_{n \to \infty} [1$ | 1:0]            | rs1       | funct3       | rd            |       | opcode        | I-type | Register Immediate(16bits) + Load |
| imm[11:5]                | rs2             | rs1       | funct3       | imm[4:0]      |       | opcode        | S-type | Store                             |
| imm[12]   imm[10:5]      | rs2             | rs1       | funct3       | imm[4:1]   im | m[11] | opcode        | B-type | Branch                            |
|                          | imm[31:12]      |           |              | rd            |       | opcode        | U-type | Register Immediate(20bits)        |
| [imm[20]] $imm[1]$       | 0:1]   imm[11]  | imm[1     | 9:12]        | rd            |       | opcode        | J-type | Jump                              |

## RISC-V Instruction Encoding(RV32I)

| Format | Instruction | Opcode  | Funct3 | Funct6/7 |
|--------|-------------|---------|--------|----------|
|        | add         | 0110011 | 000    | 0000000  |
|        | sub         | 0110011 | 000    | 0100000  |
|        | s11         | 0110011 | 001    | 0000000  |
|        | xor         | 0110011 | 100    | 0000000  |
| R-type | srl         | 0110011 | 101    | 0000000  |
| N-type | sra         | 0110011 | 101    | 0000000  |
|        | or          | 0110011 | 110    | 0000000  |
|        | and         | 0110011 | 111    | 0000000  |
|        | 1r.d        | 0110011 | 011    | 0001000  |
|        | sc.d        | 0110011 | 011    | 0001100  |
|        | 1 b         | 0000011 | 000    | n.a.     |
|        | 1h          | 0000011 | 001    | n.a.     |
|        | iw          | 0000011 | 010    | n.a.     |
|        | id          | 0000011 | 011    | n.a.     |
|        | ibu         | 0000011 | 100    | n.a.     |
|        | ihu         | 0000011 | 101    | n.a.     |
| I-type | iwu         | 0000011 | 110    | n.a.     |
|        | addi        | 0010011 | 000    | n.a.     |
|        | slli        | 0010011 | 001    | 000000   |
|        | xori        | 0010011 | 100    | n.a.     |
|        | srli        | 0010011 | 101    | 000000   |
|        | srai        | 0010011 | 101    | 010000   |
|        | ori         | 0010011 | 110    | n.a.     |
|        | andi        | 0010011 | 111    | n.a.     |
|        | jalr        | 1100111 | 000    | n.a.     |

| Format  | Instruction | Opcode  | Funct3 | Funct6/7 |
|---------|-------------|---------|--------|----------|
|         | sb          | 0100011 | 000    | n.a.     |
| S-type  | sh          | 0100011 | 001    | n.a.     |
| 3-type  | SW          | 0100011 | 010    | n.a.     |
|         | sd          | 0100011 | 111    | n.a.     |
|         | beq         | 1100111 | 000    | n.a.     |
|         | bne         | 1100111 | 001    | n.a.     |
| SP type | blt         | 1100111 | 100    | n.a.     |
| SB-type | bge         | 1100111 | 101    | n.a.     |
|         | bltu        | 1100111 | 110    | n.a.     |
|         | bgeu        | 1100111 | 111    | n.a.     |
| U-type  | lui         | 0110111 | n.a.   | n.a.     |
| UJ-type | jal         | 1101111 | n.a.   | n.a.     |

Great Idea in RISC-V ISA Design: Make the Common Case Fast

• *Jal* in RV32I, *J* in RV32C (Why?)



### **RISC-V Address Mode**



 No Pseudodirect Address (Why?)

- Example: Jal
- MIPS: jal offset → 2<sup>26</sup>
- RISC-V: jal offset(rd) → 2<sup>32</sup> →
  More Address Space + Support for half word address

### Register Operands

- Arithmetic instructions use register operands
- $\bullet$  RISC-V has a 32 imes 32-bit register file
  - Use for frequently accessed data
  - Numbered 0 to 31
  - 32-bit data called a "word"
- Assembler names
  - x0: constant 0
  - x1: link register
  - x2: stack pointer
  - x3: global pointer

#### 原则上遵循

- x4: thread pointer
- x5-x7, x28-x31: temporary
- x8-x9, x18-x27: save
- x10-x17: parameter/result



# **Memory Operands**

- Main memory used for composite data
  - Arrays, structures, dynamic data
- To apply arithmetic operations
  - Load values from memory into registers
  - Store result from register to memory
- Memory is byte addressed
  - Each address identifies an 8-bit byte
- Words are aligned in memory
  - Address must be a multiple of 4
- RISC-V is Little Endian
  - Least-significant byte at least address
  - c.f. Big Endian: most-significant byte at least address of a word



### **Memory Operand Example 1**

• C code:

```
g = h + A[8];
g in x8, h in x9, base address of A in x18
```

- Compiled RISC-V code:
  - Index 8 requires offset of 32
    - 4 bytes per word 每个元素 32 位, 8 个字节

```
offset base register

lw x5, 32(x18) # load word
add x8, x9, x5
```



# **Memory Operand Example 2**

• C code:

$$A[12] = h + A[8];$$

- h in x8, base address of A in x9
- Compiled RISC-V code:
  - Index 8 requires offset of 32

```
lw x5, 32(x9) # load word
add x5, x8, x5
sw x5, 48(x9) # store word
```



#### Registers vs. Memory

Registers are faster to access than memory

- Operating on memory data requires loads and stores
  - More instructions to be executed

- Compiler must use registers for variables as much as possible
  - Only spill to memory for less frequently used variables
  - Register optimization is important!



#### **Immediate Operands**

 Constant data specified in an instruction addi x8, x8, 4

- No subtract immediate instruction
  - Just use a negative constant addi x8, x9, -1

- Design Principle 3: Make the common case fast
  - Small constants are common
  - Immediate operand avoids a load instruction



# **Logical Operations**

Instructions for bitwise manipulation

| Operation   | С  | Java | RISC-V    |
|-------------|----|------|-----------|
| Shift left  | << | <<   | sll       |
| Shift right | >> | >>>  | srl       |
| Bitwise AND | &  | &    | and, andi |
| Bitwise OR  | l  |      | or, ori   |
| Bitwise NOT | ~  | ~    | nor       |

Useful for extracting and inserting groups of bits in a word



# **Shift Operations**

| ор     | rd     | func3  | rs1    | imm[11:0] |
|--------|--------|--------|--------|-----------|
| 7 bits | 5 bits | 3 bits | 5 bits | 12 bits   |

Instructions for bitwise manipulation

Useful for extracting and inserting groups of bits in a word



# **AND Operations**

- Useful to mask bits in a word
  - Select some bits, clear others to 0

• Example: and x5, x6, x7

| \$x7 | 0000 0000 0000 0000 0000 | 1101 | 1100 0000 |
|------|--------------------------|------|-----------|
| \$x6 | 0000 0000 0000 0000 0011 | 1100 | 0000 0000 |
| γλο  | 0000 0000 0000 0001      | 1100 |           |
| \$x5 | 0000 0000 0000 0000 0000 | 1100 | 0000 0000 |



#### **OR Operations**

- Useful to include bits in a word
  - Set some bits to 1, leave others unchanged

• Example: or x5, x6, x8

| \$x8 | 0000 0000 0000 0000 0000 | 1101 | 1100 0000 |
|------|--------------------------|------|-----------|
| \$x6 | 0000 0000 0000 0000 0011 | 1100 | 0000 0000 |
| \$x5 | 0000 0000 0000 00011     | 1101 | 1100 0000 |



# **Conditional Operations**

- Branch to a labeled instruction if a condition is true
  - Otherwise, continue sequentially
- beq x5, x6, L1
  - if (rs == rt) branch to PC+L1;
- bne x5, x6, L1
  - if (rs != rt) branch to PC+L1;
- jal x1, L1
  - unconditional jump to PC+L1, and store the previous address PC+4 in x1 for return

# **Compiling If Statements**

• C code:

$$if (i == j)$$
  $f = g + h;$   
 $else$   $f = g - h;$ 

• f, g, h, i, j in x5, x6, x7, x8, x9



- Compiled RISC-V code:
  - bne x8, x9, 12
  - add x5, x6, x7
  - jal x1, 8
  - sub x5, x6, x7
  - Exit: ...

Assembler calculates addresses



# **Compiling Loop Statements**

• C code:

```
while (save[i] == k) i += 1;
```

- i in x3, k in x5, address of save in x6
- Compiled RISC-V code:

```
Loop: sll x8, x3, 2
add x8, x8, x6
lw x7, 0(x8)
bne x7, x5, 12
addi x3, x3, 1
jal x1, -20
```

• Exit: ...



### **More Conditional Operations**

- Set result to 1 if a condition is true
  - Otherwise, set to 0
- slt x5, x6, x7
  - if (x6 < x7) x5 = 1; else x5 = 0;
- slti x5, x6, immediate
  - if (x6 < immediate) x5 = 1; else x5 = 0;
- Use in combination with beq, bne

```
slt x5, x6, x7 # if (x6 < x7)
bne x5, x0, L1 # branch to PC+L1
```



# **Branch Instruction Design**

Why not blt, bge, etc?

- Hardware for <, ≥, ... slower than =, ≠</li>
  - Combining with branch involves more work per instruction, requiring a slower clock
  - All instructions penalized!
- beg and bne are the common case
- This is a good design compromise

• RISC-V supports blt, bge, etc.



### Signed vs. Unsigned

- Signed comparison: slt, slti
- Unsigned comparison: sltu, sltui

- Example

  - x6 = 0000 0000 0000 0000 0000 0000 0001
  - slt x2, x5, x6 # signed
    - $-1 < +1 \implies x^2 = 1$
  - sltu x2, x5, x6 # unsigned
    - $+4,294,967,295 > +1 \Rightarrow x2 = 0$



# **Procedure Calling**

- Steps required
  - 1. Place parameters in registers
  - 2. Transfer control to procedure
  - 3. Acquire storage for procedure
  - 4. Perform procedure's operations
  - 5. Place result in register for caller
  - 6. Return to place of call



#### **Procedure Call Instructions**

Procedure call: jump and link

#### jal x1, ProcedureOffset

- Address of following instruction put in x1
- Jumps to target address, i.e., PC+Offset

- Procedure return: jump register
  - jalr x3, x1, offset
    - Copies the address in x1 plus offset to program counter
    - Address of following instruction put in x3



# **Leaf Procedure Example**

```
• C code:
 int leaf_example (int g, h, i, j)
       int f;
       f = (g + h) - (i + j);
       return f;

    Arguments g, ..., j in x10, ..., x13

   • f in x7 (hence, need to save x7 on stack)
    • Result in x17
```



# **Leaf Procedure Example**

#### RISC-V code:

| leaf_example:    |                    |
|------------------|--------------------|
| addi x2, x2, -4  |                    |
| sw x7, x2, 0     | # Save x7 on stack |
| add x5, x10, x11 |                    |
| add x6, x12, x13 | # Procedure body   |
| sub x7, x5, x6   |                    |
| add x17, x7, x0  | # Result           |
| lw x7, x2, 0     | # Restore x7       |
| addi x2, x2, 4   | # Restore X7       |
| jalr x0, x1, 0   | # Return           |



# **Leaf Procedure Example**

Procedures that call other procedures

- For nested call, caller needs to save on the stack:
  - Its return address
  - Any arguments and temporaries needed after the call

Restore from the stack after the call



#### **Local Data on the Stack**



- Local data allocated by callee
  - e.g., C automatic variables
- Procedure frame (activation record)
  - Used by some compilers to manage stack storage



# Non-Leaf Procedure Example

```
• C code:
 int fact (int n)
       if (n < 1)
              return f;
       else
              return n * fact(n - 1);
   • Argument n in x5
   • Result in x17
```



# Non-Leaf Procedure Example

#### RISC-V code:

| fact:               |                            |
|---------------------|----------------------------|
| addi x2, x2, -8     | # adjust stack for 2 items |
| sw x1, x2, 4        | # save return address      |
| sw x5, x2, 0        | # save argument            |
| slti x6, \$x5, 1    | # test for n < 1           |
| beq x6, x0, L1      |                            |
| addi x17, x0, 1     | # if so, result is 1       |
| addi x2, x2, 8      | # pop 2 items from stack   |
| jalr x0, x1, 0      | # and return               |
| L1: addi x5, x5, -1 | # else decrement n         |
| jal x1, -36         | # recursive call           |
| lw x5, x2, 0        | # restore original n       |
| lw x1, x2, 4        | # and return address       |
| addi x2, x2, 8      | # pop 2 items from stack   |
| mul x17, x5, x17    | # multiply to get result   |
| jalr x0, x1, 0      | # and return               |



#### **32-bit Constants**

- Most constants are small
  - 16-bit immediate is sufficient
- For the occasional 32-bit constant

#### lui rt, constant

- Copies 16-bit constant to left 16 bits of rt
- Clears right 16 bits of rt to 0

lui x5, 61

0000 0000 0111 1101 0000 0000 0000 0000

ori x5, x5, 2304

0000 0000 0111 1101 0000 1001 0000 0000



# **Branch Addressing**

- Branch instructions specify
  - Opcode, two registers, offset to target address
- Most branch targets are near branch
  - Forward or backward

| ор     | imm    | funct3 | rs1    | rs2    | imm    |
|--------|--------|--------|--------|--------|--------|
| 7 bits | 5 bits | 3 bits | 5 bits | 5 bits | 7 bits |

- PC-relative addressing
  - Target address = PC + offset  $\times$  4
  - PC already incremented by 4 by this time



# **Jump Addressing**

- Jump (jal) targets could be anywhere in text segment
  - Encode full address in instruction

| ор     | rd     | immediate |
|--------|--------|-----------|
| 7 bits | 5 bits | 20 bits   |



# **Addressing Mode Summary**





- Simplicity favors regularity
  - Consistent instruction size, instruction formats, data formats
  - Eases implementation by simplifying hardware, leading to higher performance
- Smaller is faster
  - Fewer bits to access and modify
  - Use the register file instead of slower memory
- 3. Make the common case fast
  - e.g. Small constants are common, thus small immediate fields should be used.
- 4. Good design demands good compromises
  - Compromise with special formats for important exceptions
  - e.g. A long jump (beyond a small constant)



- Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost
- C code:

$$f = (g + h) - (i + j);$$

Compiled RISC-V code:

```
add x5, g, h # temp x5 = g + h
add x6, i, j # temp x6 = i + j
sub f, x5, x6 # f = x5 - x6
```



- Smaller is faster
- C code:

```
f = (g + h) - (i + j)
f, g, h, i, j in x8, x9, x18, x19, x20
```

Compiled RISC-V code:

```
add x5, x9, x18
add x6, x19, x20
sub x8, x5, x6
```



- Make the common case fast
  - Constant operators appear at high frequencies.
  - Compared to taking constants from memory, arithmetic instructions containing constants run faster with less overhead.
  - RISC-V register 0 (x0) is the constant 0
    - ✓ Cannot be overwritten
    - ✓ Useful for common operations
    - ✓ E.g., move between registers add x5, x8, x0



Good design demands good compromises

Keep all instructions with the same length, but different types of instructions are in different instruction formats.

| 31     | 25      | 24 2      | 0 19 | 15 1 | .4 12  | 2 11     | 7 6    | 0      |
|--------|---------|-----------|------|------|--------|----------|--------|--------|
| funct  | 7       | rs2       | rs1  |      | funct3 | rd       | opcode | R-type |
|        |         |           |      | •    |        |          |        |        |
| ir     | nm[11:0 | )]        | rs1  |      | funct3 | rd       | opcode | I-type |
|        |         |           |      |      |        |          |        |        |
| imm[11 | :5]     | rs2       | rs1  |      | funct3 | imm[4:0] | opcode | S-type |
|        |         |           |      | •    |        |          |        |        |
|        |         | imm[31:12 | 2]   |      |        | rd       | opcode | U-type |

Although hardware is complicated by multiple instruction formats, maintaining the similarity of instruction formats can reduce complexity.

 There is a model machine with 7 instructions in total. The frequency of instruction usage is shown in the following table. Try to give the instruction code length for this machine.

| Instruction | Frequency | Instruction | Frequency |
|-------------|-----------|-------------|-----------|
| <b>I1</b>   | 0.40      | 15          | 0.04      |
| 12          | 0.30      | 16          | 0.03      |
| 13          | 0.15      | 17          | 0.03      |
| 14          | 0.05      |             |           |



• [Method 1] Information entropy H: The average amount of information contained in the information source. When various instructions appear independent of each other:

$$H = \sum_{i=0}^{N} -p_i log_2 p_i$$

- Use fixed-length binary code:
  - Average code length = 3
  - H = 0.4\*1.32+0.3\*1.74+0.15\*2.74+0.05\*4.32+0.04\*4.61+0.03\*5.06+0.03\*5.06 = 2.17
  - Information redundancy:  $(3 2.17) / 3 \approx 28 \%$

• [Method 2] Huffman coding



| Instruction | Frequency | Huffman Code | op Length |
|-------------|-----------|--------------|-----------|
| l1          | 0.40      | 0            | 1         |
| 12          | 0.30      | 10           | 2         |
| 13          | 0.15      | 110          | 3         |
| 14          | 0.05      | 11100        | 5         |
| 15          | 0.04      | 11101        | 5         |
| 16          | 0.03      | 11110        | 5         |
| 17          | 0.03      | 11111        | 5         |

- Average code length: 2.2
- Information redundancy: ( 2.20 2.17 ) / 2.20 ≈ 1.36 %
- Problem: The opcode is very irregular, neither easy to decode nor practical.

 [Method 3] Extended compression coding: It is a coding method between fixed-length binary coding and Huffman compression coding. The operation code is not fixed-length, but there are only a few.

| Instruction | Frequency | Huffman Code | op Length | Extended Compression Code | op Length |
|-------------|-----------|--------------|-----------|---------------------------|-----------|
| l1          | 0.40      | 0            | 1         | 0 0                       | 2         |
| 12          | 0.30      | 10           | 2         | 0 1                       | 2         |
| 13          | 0.15      | 110          | 3         | 10                        | 2         |
| 14          | 0.05      | 11100        | 5         | 1100                      | 4         |
| 15          | 0.04      | 11101        | 5         | 1101                      | 4         |
| 16          | 0.03      | 11110        | 5         | 1110                      | 4         |
| 17          | 0.03      | 11111        | 5         | 1111                      | 4         |

• Average code length: 2.30

• Information redundancy: (2.30 - 2.17) / 2.30 ≈ 5.65 %

- [Method 3] Extension method: generally use equal length extension, such as 3-6-9, 4-8-12 extension. For example, there are two ways to extend 4-8-12:
- Expand by code: set aside one code point for each layer for expansion, such as 15/15/15/......
- Bitwise expansion: each layer sets aside half of the code points for expansion, such as 8/64/512/.....



#### **Fallacies**

- Powerful instruction ⇒ higher performance
  - Fewer instructions required
  - But complex instructions are hard to implement
    - May slow down all instructions, including simple ones
  - Compilers are good at making fast code from simple instructions
- Use assembly code for high performance
  - But modern compilers are better at dealing with modern processors
  - More lines of code ⇒ more errors and less productivity



#### **Fallacies**

- Backward compatibility ⇒ instruction set doesn't change
  - But they do accrete more instructions



#### **Pitfalls**

- Sequential words are not at sequential addresses
  - Increment by 4, not by 1!

- Keeping a pointer to an automatic variable after procedure returns
  - e.g., passing pointer back via an argument
  - Pointer becomes invalid when stack popped



### **Concluding Remarks**

- Design principles
  - 1. Simplicity favors regularity
  - 2. Smaller is faster
  - 3. Make the common case fast
  - 4. Good design demands good compromises
- Layers of software/hardware
  - Compiler, assembler, hardware
- RISC-V: open source RISC ISAs

