# DURGAPUR SISTORY

# DIGITAL IC DESIGN LAB (EC1062)



LAB ASSIGNMENT - 1

Submitted By:

**ANKIT KUMAR** 

24EC4224

Submitted To:

# Dr. Hemanta Kumar Mondal

Assistant Professor, Department of ECE, NIT Durgapur Submitted on:

Sign-\_\_\_\_

# **Design 1: Half Adder**

# **Objective:**

To design and implement a Half Adder circuit using basic logic gates.

### **Specification:**

The Half Adder adds two 1-bit binary numbers (A and B) and produces a Sum (S) and Carry (C). Formulas:

```
Sum (S) = A \square B Carry (C) = A \cdot B
```

#### **Truth Table:**

| Α | В | Sum<br>(S) | Carry<br>(C) |
|---|---|------------|--------------|
| 0 | 0 | 0          | 0            |
| 0 | 1 | 1          | 0            |
| 1 | 0 | 1          | 0            |
| 1 | 1 | 0          | 1            |

# Logic/ Block-level implementation:

The Half Adder is implemented using an XOR gate for Sum and an AND gate for Carry.

#### Block Diagram:



Figure 1 - Half Adder

# RTL Coding:

```
module half_adder (
input A,
input B,
output Sum,
output Carry
);
assign Sum = A ^ B;
assign Carry = A & B;
endmodule
```



# **Simulation Setup:**

The simulation was carried out using Cadence NCLaunch. The input waveforms were provided, and output waveforms were observed.



### **Experimental Results:**

The expected results were observed from the simulation, and they matched the theoretical truth table for the circuit.

#### Schematic Diagram:



#### **Functional Verification Waveform:**



#### **Observations:**

The circuit worked as expected. Propagation delay was observed for the combinational circuit.

# **Design 2: Full Adder**

# **Objective:**

To design and implement a Full Adder circuit using Half Adders.

### **Specification:**

The Full Adder adds three 1-bit binary numbers (A, B, Cin) and produces a Sum (S) and Carry (Cout).

Formulas:

Sum (S) = A  $\square$  B  $\square$  Cin

Carry (Cout) =  $(A \cdot B) + (Cin \cdot (A \square B))$ 

#### **Truth Table:**

| Α | В | Cin | Sum<br>(S) | Carry<br>(Cout) |
|---|---|-----|------------|-----------------|
| 0 | 0 | 0   | 0          | 0               |
| 0 | 0 | 1   | 1          | 0               |
| 0 | 1 | 0   | 1          | 0               |
| 0 | 1 | 1   | 0          | 1               |
| 1 | 0 | 0   | 1          | 0               |
| 1 | 0 | 1   | 0          | 1               |
| 1 | 1 | 0   | 0          | 1               |
| 1 | 1 | 1   | 1          | 1               |

# Logic/ Block-level implementation:

The Full Adder is implemented using two Half Adders and an OR gate for final Carry.

#### Block Diagram:



# **RTL Coding:**

```
module full_adder (input A,nput B, input Cin, output Sum,output Carry);
wire S1, C1, C2;
assign S1 = A ^ B;
assign Sum = S1 ^ Cin;
assign C1 = A & B;
assign C2 = S1 & Cin;
assign Carry = C1 | C2;
endmodule
```

# **Simulation Setup:**

The simulation was carried out using Cadence NCLaunch. The input waveforms were provided, and output waveforms were observed



### **Experimental Results:**

The expected results were observed from the simulation, and they matched the theoretical truth table for the circuit.

#### Schematic Diagram:



#### **Functional Verification Waveform:**



#### **Observations:**

# **Design 3: Half Subtractor**

### **Objective:**

To design and implement a Half Subtractor circuit using basic logic gates.

#### **Specification:**

The Half Subtractor subtracts two 1-bit binary numbers (A and B) and produces a Difference (D) and Borrow (B).

Formulas:

Difference (D) = A  $\square$  B

Borrow (B) =  $B \cdot \neg A$ 

#### **Truth Table:**

| Α | В | Difference | Borrow |
|---|---|------------|--------|
|   |   | (D)        | (B)    |
| 0 | 0 | 0          | 0      |
| 0 | 1 | 1          | 1      |
| 1 | 0 | 1          | 0      |
| 1 | 1 | 0          | 0      |

### Logic/ Block-level implementation:

The Half Subtractor is implemented using an XOR gate for Difference and an AND gate for Borrow, with the input B inverted.

# RTL Coding:

```
module half_subtractor (
input A,
input B,
output Difference,
output Borrow
);
assign Difference = A ^ B;
assign Borrow = ~A & B;
endmodule
```

# **Simulation Setup:**

The simulation was carried out using Cadence NCLaunch. The input waveforms were provided, and output waveforms were observed.

# **Experimental Results:**

The expected results were observed from the simulation, and they matched the theoretical truth table for the circuit.

| Sign- |  |  |  |
|-------|--|--|--|
|       |  |  |  |



# **Observations:**

# **Design 4: Full Subtractor**

# **Objective:**

To design and implement a Full Subtractor circuit using Half Subtractors.

#### **Specification:**

The Full Subtractor subtracts three 1-bit binary numbers (A, B, Bin) and produces a Difference (D) and Borrow (Bout).

Formulas:

Difference (D) = A  $\square$  B  $\square$  Bin Borrow (Bout) = ( $\neg$ A  $\cdot$  B) + ( $\neg$ (A  $\square$  B)  $\cdot$  Bin)

#### **Truth Table:**

| Α | В | Bin | Difference | Borrow |
|---|---|-----|------------|--------|
|   |   |     | (D)        | (Bout) |
| 0 | 0 | 0   | 0          | 0      |
| 0 | 0 | 1   | 1          | 1      |
| 0 | 1 | 0   | 1          | 1      |
| 0 | 1 | 1   | 0          | 1      |
| 1 | 0 | 0   | 1          | 0      |
| 1 | 0 | 1   | 0          | 1      |
| 1 | 1 | 0   | 0          | 0      |
| 1 | 1 | 1   | 1          | 1      |

# Logic/ Block-level implementation:

The Full Subtractor is implemented using two Half Subtractors and an OR gate for final Borrow.

# **RTL Coding:**

```
module full_subtractor (
input A,
input B,
input Bin,
output Difference,
output Borrow
);
wire D1, B1, B2;
assign D1 = A ^ B;
assign Difference = D1 ^ Bin;
assign B1 = ~A & B;
assign B2 = ~D1 & Bin;
assign Borrow = B1 | B2;
endmodule
```



# **Simulation Setup:**

The simulation was carried out using Cadence NCLaunch. The input waveforms were provided, and output waveforms were observed.

### **Experimental Results:**

The expected results were observed from the simulation, and they matched the theoretical truth table for the circuit.



#### **Observations:**

# **Design 5: Multiplexer**

# **Objective:**

To design and implement a 2:1 Multiplexer circuit using logic gates.

### **Specification:**

The 2:1 Multiplexer selects one of the two input signals (A, B) based on the select line (S). Formula:

$$Y = (\neg S \cdot A) + (S \cdot B)$$

#### **Truth Table:**

| S | Α | В | Υ |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 |

# Logic/ Block-level implementation:

The Multiplexer is implemented using AND, OR, and NOT gates.

### **RTL Coding:**

```
module multiplexer_2to1 (
  input A,
  input B,
  input S,
  output Y
);
  assign Y = (~S & A) | (S & B);
endmodule
```

# **Simulation Setup:**

The simulation was carried out using Cadence NCLaunch. The input waveforms were provided, and output waveforms were observed.

Sign-\_\_\_\_

# **Experimental Results:**

The expected results were observed from the simulation, and they matched the theoretical truth table for the circuit.



#### **Observations:**

The circuit worked as expected. Propagation delay was observed for the combinational circuit.

# **Design 6: De-Multiplexer**

### **Objective:**

To design and implement a 1:2 De-Multiplexer circuit using logic gates.

#### **Specification:**

The 1:2 De-Multiplexer sends an input signal (I) to one of the two outputs (Y0, Y1) based on the select line (S).

```
Formulas:
```

```
Y0 = I · ¬S
```

 $Y1 = I \cdot S$ 

#### **Truth Table:**

| S | I | Y0 | Y1 |
|---|---|----|----|
| 0 | 0 | 0  | 0  |
| 0 | 1 | 1  | 0  |
| 1 | 0 | 0  | 0  |
| 1 | 1 | 0  | 1  |

# Logic/ Block-level implementation:

The De-Multiplexer is implemented using AND and NOT gates.

### **RTL Coding:**

```
module demultiplexer_1to2 (
input I,
input S,
output Y0,
output Y1
);
assign Y0 = I & ~S;
assign Y1 = I & S;
endmodule
```

# **Simulation Setup:**

The simulation was carried out using Cadence NCLaunch. The input waveforms were provided, and output waveforms were observed.

# **Experimental Results:**

The expected results were observed from the simulation, and they matched the theoretical truth table for the circuit.

Schematic Diagram:

| Sign- |  |  |  |  |
|-------|--|--|--|--|
|       |  |  |  |  |



demux\_1to4

<u>y2 y</u>2=0

#### Functional Verification Waveform:



tb\_demux\_1to4

#### **Observations:**

The circuit worked as expected. Propagation delay was observed for the combinational circuit.

Sign-\_\_\_\_

# **Design 7: Decoder**

### **Objective:**

To design and implement a 2:4 Decoder circuit using logic gates.

### **Specification:**

The 2:4 Decoder takes a 2-bit input and decodes it to activate one of the four output lines.

Formulas:  $\forall 0 = \neg \Delta 1$ .

 $Y0 = \neg A1 \cdot \neg A0$   $Y1 = \neg A1 \cdot A0$ 

Y2 = A1 · ¬A0

 $Y3 = A1 \cdot A0$ 

#### **Truth Table:**

| <b>A</b> 1 | A0 | Y3 | Y2 | Y1 | Y0 |
|------------|----|----|----|----|----|
| 0          | 0  | 0  | 0  | 0  | 1  |
| 0          | 1  | 0  | 0  | 1  | 0  |
| 1          | 0  | 0  | 1  | 0  | 0  |
| 1          | 1  | 1  | 0  | 0  | 0  |

### Logic/ Block-level implementation:

The Decoder is implemented using AND and NOT gates.

# **RTL Coding:**

```
module decoder_2to4 (
    input [1:0] A,
    output [3:0] Y
);
    assign Y[0] = ~A[1] & ~A[0];
    assign Y[1] = ~A[1] & A[0];
    assign Y[2] = A[1] & ~A[0];
    assign Y[3] = A[1] & A[0];
endmodule
```

# Simulation Setup:

The simulation was carried out using Cadence NCLaunch. The input waveforms were provided, and output waveforms were observed.

# **Experimental Results:**

The expected results were observed from the simulation, and they matched the theoretical truth table for the circuit.

#### **Observations:**

| Sign- |  |
|-------|--|
|       |  |

# **Design 8: Priority Encoder**

### **Objective:**

To design and implement a 4:2 Encoder circuit using logic gates.

### **Specification:**

The 4:2 Encoder takes four input signals and encodes them to produce a 2-bit output. Formulas:

Y1 = A2 + A3Y0 = A1 + A3

#### **Truth Table:**

| A3 | A2 | <b>A</b> 1 | A0 | Y1 | Y0 |
|----|----|------------|----|----|----|
| 0  | 0  | 0          | 1  | 0  | 0  |
| 0  | 0  | 1          | 0  | 0  | 1  |
| 0  | 1  | 0          | 0  | 1  | 0  |
| 1  | 0  | 0          | 0  | 1  | 1  |

### **RTL Coding:**

```
module priority_encoder (
    input [3:0] in, // 4 input lines
    output reg [1:0] out // 2 output lines
);
always @(*) begin
    casez (in)
        4'b0001: out = 2'b00; // Lowest priority
        4'b01?: out = 2'b01;
        4'b01??: out = 2'b10;
        4'b1???: out = 2'b10;
        4'b1???: out = 2'b10; // Highest priority
        default: out = 2'b00; // Default case
        endcase
end
endmodule
```

# **Simulation Setup:**

The simulation was carried out using Cadence NCLaunch. The input waveforms were provided, and output waveforms were observed.

# **Experimental Results:**

The expected results were observed from the simulation, and they matched the theoretical truth table for the circuit.

Schematic Diagram:

| Sign- |  |  |  |
|-------|--|--|--|
|       |  |  |  |





#### **Functional Verification Waveform:**



#### **Observations:**

The circuit worked as expected. Propagation delay was observed for the combinational circuit.