## Simulink Design Verifier Report

# EstimateLaneCenter mabualqu

## Simulink Design Verifier Report: EstimateLaneCenter mabualqu

Publication date 22-Sep-2021 19:04:49

## **Table of Contents**

| 2. Analysis Information2Model Information2Analysis Options2Approximations33. Dead Logic44. Design Error Detection Objectives Status5Objectives Falsified with Counterexamples5Objectives Falsified - Needs Simulation55. Derived Ranges66. Design Errors7CenterFromLeft/Divide7CenterFromLeft/Divide17CenterFromRight/Divide8CenterFromRight/Divide18 | 1. Summary                              | 1 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---|
| Model Information2Analysis Options2Approximations33. Dead Logic44. Design Error Detection Objectives Status5Objectives Falsified with Counterexamples5Objectives Falsified - Needs Simulation55. Derived Ranges66. Design Errors7CenterFromLeft/Divide7CenterFromLeft/Divide17CenterFromRight/Divide8                                                 | 2. Analysis Information                 | 2 |
| Analysis Options 2 Approximations 3 3. Dead Logic 4 4. Design Error Detection Objectives Status 5 Objectives Falsified with Counterexamples 5 Objectives Falsified - Needs Simulation 5 5. Derived Ranges 6 6. Design Errors 7 CenterFromLeft/Divide 7 CenterFromLeft/Divide1 7 CenterFromRight/Divide 8                                              |                                         |   |
| Approximations 3 3. Dead Logic 4 4. Design Error Detection Objectives Status 5 Objectives Falsified with Counterexamples 5 Objectives Falsified - Needs Simulation 5 5. Derived Ranges 6 6. Design Errors 7 CenterFromLeft/Divide 7 CenterFromLeft/Divide1 7 CenterFromRight/Divide 8                                                                 |                                         |   |
| 3. Dead Logic                                                                                                                                                                                                                                                                                                                                         |                                         |   |
| 4. Design Error Detection Objectives Status 5 Objectives Falsified with Counterexamples 5 Objectives Falsified - Needs Simulation 5 5. Derived Ranges 6 6. Design Errors 7 CenterFromLeft/Divide 7 CenterFromLeft/Divide1 7 CenterFromRight/Divide 8                                                                                                  | 3. Dead Logic                           | 4 |
| Objectives Falsified with Counterexamples 5 Objectives Falsified - Needs Simulation 5 5. Derived Ranges 6 6. Design Errors 7 CenterFromLeft/Divide 7 CenterFromLeft/Divide1 7 CenterFromRight/Divide 8                                                                                                                                                |                                         |   |
| Objectives Falsified - Needs Simulation 5 5. Derived Ranges 6 6. Design Errors 7 CenterFromLeft/Divide 7 CenterFromLeft/Divide1 7 CenterFromRight/Divide 8                                                                                                                                                                                            |                                         |   |
| 5. Derived Ranges 6 6. Design Errors 7 CenterFromLeft/Divide 7 CenterFromLeft/Divide1 7 CenterFromRight/Divide 8                                                                                                                                                                                                                                      | Objectives Falsified - Needs Simulation | 5 |
| 6. Design Errors                                                                                                                                                                                                                                                                                                                                      | 5. Derived Ranges                       | 6 |
| CenterFromLeft/Divide                                                                                                                                                                                                                                                                                                                                 |                                         |   |
| CenterFromLeft/Divide1                                                                                                                                                                                                                                                                                                                                |                                         |   |
| CenterFromRight/Divide 8                                                                                                                                                                                                                                                                                                                              |                                         |   |
| 0 '                                                                                                                                                                                                                                                                                                                                                   |                                         |   |
|                                                                                                                                                                                                                                                                                                                                                       | 0 ,                                     |   |

## **Chapter 1. Summary**

### **Analysis Information.**

Model: EstimateLaneCenter Release: R2022a Prerelease

Checksum: 1687050490 2689641277 3534688094 1410458477

Mode: Design error detection

Model Representation: Built on 22-Sep-2021 19:04:14

Status: Completed normally

PreProcessing Time: 10s Analysis Time: 24s

### **Objectives Status.**

| Number of Objectives:                      | 19 |       |
|--------------------------------------------|----|-------|
| Objectives Falsified with Counterexamples: | 2  | (11%) |
| Objectives Falsified - Needs Simulation:   | 2  | (11%) |
| Dead Logic:                                | 0  | (0%)  |

## **Chapter 2. Analysis Information**

### **Table of Contents**

| Model Information | 2 |
|-------------------|---|
| Analysis Options  | 2 |
| Approximations    | : |

### **Model Information**

File: EstimateLaneCenter

Version: 4.0

Time Stamp: Wed Sep 22 18:13:14 2021

Author: mabualqu

## **Analysis Options**

Mode: DesignErrorDetection Rebuild Model Representation: **IfChangeIsDetected** 

Detect dead logic (partial): on Run exhaustive analysis for dead logoff

ic:

Detect integer overflow: on Detect division by zero: on Detect specified minimum and maxion

mum value violations:

Detect out of bound array access: on Detect non-finite and NaN floatingoff

point values:

Detect subnormal floating-point valoff

Detect data store access violations: off

Detect specified block input range vio- off lations:

Detect usage of remainder and recip- off rocal operations (hisl\_0002):

Detect usage of square root operaoff

tions (hisl 0003):

Detect usage of log and log10 operaoff tions (hisl 0004):

Detect usage of Reciprocal Square off

Root blocks (hisl\_0028):

Maximum Analysis Time: 300s **Block Replacement:** off Parameters Analysis: off Include expected output values: off Randomize data that do not affect the off outcome: Additional analysis to reduce instanon ces of rational approximation: Save Data: on Save Harness: off Save Report: on

## **Approximations**

Simulink Design Verifier performed the following approximations during analysis. These can impact the precision of the results generated by Simulink Design Verifier. Please see the product documentation for further details.

| # | Туре                   | Description                                                                                                                                                                                                                                                                                          |
|---|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Rational approximation | The model includes floating-point arithmetic. Simulink Design Verifier approximates floating-point arithmetic with rational number arithmetic. Specifying minimum and maximum values that mimic environmental constraints on rootlevel Inport blocks may reduce instances of rational approximation. |

## **Chapter 3. Dead Logic**

Simulink Design Verifier proved these decisions and conditions to be unreachable or dead logic. This can be a side effect of parameter configurations or minimum and maximum constraints specified on inputs. Simulink Design Verifier ran a partial check for dead logic. Consider enabling the 'Dead logic > Run exhaustive analysis' configuration option in order to perform an exhaustive analysis.

# Chapter 4. Design Error Detection Objectives Status

### **Table of Contents**

| Objectives Falsified with Counterexamples | 5 |
|-------------------------------------------|---|
| Objectives Falsified - Needs Simulation   | 5 |

## **Objectives Falsified with Counterexamples**

| #  | Туре                | Model Item             | Description      | Analy-<br>sis<br>Time<br>(sec) | Test<br>Case |
|----|---------------------|------------------------|------------------|--------------------------------|--------------|
| 27 | Division<br>by zero | CenterFromLeft/Divide  | Division by zero | 22                             | 2 [0 ]       |
| 38 | Division<br>by zero | CenterFromRight/Divide | Division by zero | 20                             | 1[0]         |

## **Objectives Falsified - Needs Simulation**

| #  | Туре                | Model Item              | Description      | Analy-<br>sis<br>Time<br>(sec) | Test<br>Case |   |
|----|---------------------|-------------------------|------------------|--------------------------------|--------------|---|
| 30 | Division<br>by zero | CenterFromLeft/Divide1  | Division by zero | 24                             | 4 [0         | ] |
| 41 | Division<br>by zero | CenterFromRight/Divide1 | Division by zero | 22                             | 3 [0         | ] |

## **Chapter 5. Derived Ranges**

| Signal                                            | Derived Ranges    |
|---------------------------------------------------|-------------------|
| CenterFromLeftAndRight/Add- Outport 1             | [-InfInf]         |
| CenterFromLeftAndRight/Add1- Outport 1            | [-InfInf]         |
| CenterFromLeftAndRight/Add2- Outport 1            | [-InfInf]         |
| CenterFromLeftAndRight/Add3- Outport 1            | [-InfInf]         |
| CenterFromLeftAndRight/Gain- Outport 1            | [-InfInf]         |
| CenterFromLeftAndRight/Gain1- Outport 1           | [-InfInf]         |
| CenterFromLeftAndRight/Gain2- Outport 1           | [-InfInf]         |
| CenterFromLeftAndRight/Gain3- Outport 1           | [-InfInf]         |
| CenterFromLeft/Constant- Outport 1                | 1                 |
| CenterFromLeft/HalfLaneWidthEstimate- Outport 1   | 1.8               |
| CenterFromLeft/HalfLaneWidthEstimate2- Outport 1  | 1.8               |
| CenterFromLeft/Product- Outport 1                 | [-InfInf]         |
| CenterFromLeft/Subtract- Outport 1                | [-InfInf]         |
| CenterFromLeft/Divide- Outport 1                  | { [-InfInf] NaN } |
| CenterFromLeft/Product1- Outport 1                | [0Inf]            |
| CenterFromLeft/Divide1- Outport 1                 | { [-InfInf] NaN } |
| CenterFromLeft/Subtract1- Outport 1               | [-Inf3.4028e+38]  |
| CenterFromRight/HalfLaneWidthEstimate- Outport 1  | 1.8               |
| CenterFromRight/HalfLaneWidthEstimate2- Outport 1 | 1.8               |
| CenterFromRight/Product- Outport 1                | [-InfInf]         |
| CenterFromRight/Bias- Outport 1                   | [-InfInf]         |
| CenterFromRight/Divide- Outport 1                 | { [-InfInf] NaN } |
| CenterFromRight/Product1- Outport 1               | [0Inf]            |
| CenterFromRight/Divide1- Outport 1                | { [-InfInf] NaN } |
| CenterFromRight/Subtract1- Outport 1              | [-3.4028e+38Inf]  |

## **Chapter 6. Design Errors**

### **Table of Contents**

| CenterFromLeft/Divide   | 7 |
|-------------------------|---|
| CenterFromLeft/Divide1  | 7 |
| CenterFromRight/Divide  | 8 |
| CenterFromRight/Divide1 |   |

### CenterFromLeft/Divide

#### Summary.

Model Item: CenterFromLeft/Divide

Type: Division by zero

Status: Falsified

#### **Test Case.**

| Time                                     | 0       |
|------------------------------------------|---------|
| Step                                     | 1       |
| LaneDetections.Left.Curvature            | 0.55556 |
| LaneDetections.Left.CurvatureDerivative  | -       |
| LaneDetections.Left.HeadingAngle         | -       |
| LaneDetections.Left.LateralOffset        | -       |
| LaneDetections.Left.Strength             | 1       |
| LaneDetections.Right.Curvature           | 0       |
| LaneDetections.Right.CurvatureDerivative | -       |
| LaneDetections.Right.HeadingAngle        | -       |
| LaneDetections.Right.LateralOffset       | -       |
| LaneDetections.Right.Strength            | 0       |

### CenterFromLeft/Divide1

### Summary.

Model Item: CenterFromLeft/Divide1

Type: Division by zero

Status: Falsified - needs simulation

**Test Case.** 

| Time                                     | 0           |
|------------------------------------------|-------------|
| Step                                     | 1           |
| LaneDetections.Left.Curvature            | 0.55556     |
| LaneDetections.Left.CurvatureDerivative  | 0           |
| LaneDetections.Left.HeadingAngle         | 0           |
| LaneDetections.Left.LateralOffset        | 0           |
| LaneDetections.Left.Strength             | 1.1755e-38  |
| LaneDetections.Right.Curvature           | 0           |
| LaneDetections.Right.CurvatureDerivative | 0           |
| LaneDetections.Right.HeadingAngle        | 0           |
| LaneDetections.Right.LateralOffset       | 0           |
| LaneDetections.Right.Strength            | -1.1755e-38 |

## CenterFromRight/Divide

### Summary.

Model Item: CenterFromRight/Divide

Type: Division by zero

Status: Falsified

#### Test Case.

| Time                                     | 0        |
|------------------------------------------|----------|
| Step                                     | 1        |
| LaneDetections.Left.Curvature            | 0.55556  |
| LaneDetections.Left.CurvatureDerivative  | -        |
| LaneDetections.Left.HeadingAngle         | -        |
| LaneDetections.Left.LateralOffset        | -        |
| LaneDetections.Left.Strength             | 0        |
| LaneDetections.Right.Curvature           | -0.55556 |
| LaneDetections.Right.CurvatureDerivative | -        |
| LaneDetections.Right.HeadingAngle        | -        |
| LaneDetections.Right.LateralOffset       | -        |
| LaneDetections.Right.Strength            | 1        |

## CenterFromRight/Divide1

### Summary.

Model Item: CenterFromRight/Divide1

Type: Division by zero

Status: Falsified - needs simulation

### **Test Case.**

| Time                                     | 0           |
|------------------------------------------|-------------|
| Step                                     | 1           |
| LaneDetections.Left.Curvature            | 0           |
| LaneDetections.Left.CurvatureDerivative  | 0           |
| LaneDetections.Left.HeadingAngle         | 0           |
| LaneDetections.Left.LateralOffset        | 0           |
| LaneDetections.Left.Strength             | -1.1755e-38 |
| LaneDetections.Right.Curvature           | -0.55556    |
| LaneDetections.Right.CurvatureDerivative | 0           |
| LaneDetections.Right.HeadingAngle        | 0           |
| LaneDetections.Right.LateralOffset       | 0           |
| LaneDetections.Right.Strength            | 1.1755e-38  |