# BASIC OUTPUT - CONFIGURATION

Lecture - 2

## FPGA LED STRUCTURE

| Signal Name | Subsection | Zynq pin  |
|-------------|------------|-----------|
| LD0         | PL         | T22       |
| LD1         | PL         | T21       |
| LD2         | PL         | U22       |
| LD3         | PL         | U21       |
| LD4         | PL         | V22       |
| LD5         | PL         | W22       |
| LD6         | PL         | U19       |
| LD7         | PL         | U14       |
| LD9         | PS         | D5 (MIO7) |





## CONCEPT



## SUMMARY



### ASSIGNMENT Q-1

#### Which part can be implemented with an HLS C/C++ function?

- 1) Logic circuit functionality inside the FPGA
- Connections between the logic circuit boards and the FPGA pins
- Connections between the FPGA pins and the LEDs on the board

## HLS DESIGN OVERVIEW

Lecture - 2

## **HLS DESIGN**

## Vivado HLS



#### High-Level Synthesis

- Functionality in C/C++
- Port Interfaces
- Optimizations
- Simulation
- Debugging
- Co-Simulation
- IP generator

## Vivado



#### Logic Synthesis

- Integrate the HLS IP into system Design
- Add Constraints
- Synthesis
- Implementation
- Bitstream Generation



#### Hardware test

- Program the board
- Provide the inputs
- Investigate the Output

### SUMMARY

#### Xilinx HLS design steps

- using Vivado-HLS to develop the design in C++
- Using Vivado to add constraints and perform logic synthesis
- Programming the board



### **ASSIGNMENT Q**

Which two tasks can be performed in Vivado-HLS

- 1. Bitstream generation
- 2. Adding physical constraints
- 3. Co-simulation
- 4. Debugging
- 5. Logic Synthesis

## HLS DESIGN FLOW

Lecture - 2















synthesis(son









Coding Functionality



C-Simulation (Optional)



Adding interfaces & Optimization (Optional)



**Synthesis** 



Co-Simulation (Optional)





Coding Functionality



C-Simulation (Optional)



Adding interfaces & Optimization (Optional)



**Synthesis** 



Co-Simulation (Optional)



IP generation

#### SUMMARY

1- Develop the hardware consider

a proper C/C++ coding style

2- Add hardware optimization pragma to the code

3- Perform HLS synthesis to generate HDL based IP



## **ASSIGNMENT Q**

What is the difference between C-Simulation and RTL-Co-Simulation in Vivado-HLS?

## HLS C/C++

Lecture - 2

## DESIGN (C/C++) IN VIVADO HLS



## DESIGN (C/C++) IN VIVADO HLS



## DESIGN (C/C++) IN VIVADO HLS



| Hardware | Software                                      |  |
|----------|-----------------------------------------------|--|
| Outputs  | Function return & Call by reference arguments |  |
| Inputs   | Call by value arguments                       |  |
| Inouts   | Call by reference arguments                   |  |
| Design   | Function body                                 |  |



Call by reference Call by reference Call by value

### LED CONTROLLER IN VIVADO HLS



WE NEED A C/C++ FUNCTION TO RETURN A VALUE. THERE ARE THREE WAYS TO RETURN A VALUE

- Using the RETURN STATEMENT IN THE FUNCTION
- USING A POINTER ARGUMENT
- USING A REFERENCE ARGUMENT (C++ FEATURE)

### LED CONTROLLER FUNCTION

```
Return statement
unsigned char ledonoff() {
return 0b11110000;
}
```

## Pointer argument (Call by reference)

```
void ledonoff( unsigned char *o) {
 *o = 0b11110000;
}
```

## Reference argument (Call by reference)

```
void ledonoff(unsigned char &o) {
  o = 0b11110000;
}
```

## A COMMON MISTAKE

```
void ledon off(ung gned char o) {
  o = 0b1111000;
}
```

Call by value argument

### SUMMARY

- A software function can describe a hardware module
- The function arguments model the hardware ports
- The function body implements the hardware behaviour



### ASSIGNMENTQ

\*How to describe an 8-led controller in HLS that turns on the lower 4 LEDs and keeps the rest off.

## HLS PORT

Lecture - 2

## **HARDWARE PORT**



- Hardware designs use ports to communicate with other modules on a system.
- Ports can be input, output, or inout.

## HARDWARE PORT EXAMPLES



## HLS DESIGN PORTS



## PORT & FUNCTION INTERFACES

```
void ledonoff(unsigned char *o) {

*o = 0b11110000;
}
```



### PORT & FUNCTION INTERFACES

```
void ledonoff(unsigned char *o) {

#pragma HLS INTERFACE AP_NONE PORT=o

#pragma HLS INTERFACE AP_CTRL_NONE PORT=return

*o = 0b11110000;
}
```



### SUMMARY

- Compiler directives can be used to assign a hardware interface with a proper protocol to a function description
- The compiler directives can be applied to
  - Function arguments
  - Or the function itself



## ASSIGNMENTO

• How to describe an 8-led controller in HLS that turns on the lower 4 LEDs and keeps the rest off? You can use the quiz question in the previous lecture and add proper HLS pragmas.

## HLS LAB

Lecture - 2

## STEP WISE STEP PROCESS

In Vivado-HLS, we

- Create a project
- Add a source file
- Perform High-Level Synthesis
- Generate IP

### SUMMARY

## Main tasks for developing a design in Vivado-HLS are

- Creating a project
- Writing the design functionality in C/C++
- Synthesising the design
- Generating the corresponding RTL IP

### **ASSIGNMENT Q**

Use the following C function as the LED controller that returns the LED values, then generate the corresponding IP using the Vivado-HLS.

```
unsigned char ledonoff() {
  return 0b11110000;
}
```

## VIVADO LAB

Lecture - 2

# Any Question...

# Thank you