# SINGLE CYCLE DESIGN FLOW

Lecture-9

#### SEQUENTIAL CIRCUIT MODEL Input Data **Output Data** Combinational Logic Circuit Memory next state **Output Data Output Data Output Data Output Data** Input Data Input Data Input Data Input Data Combinational Combinational Combinational Combinational Logic Circuit **Logic Circuit** Logic Circuit Logic Circuit Memory Memory -Memory Memory Memory **Clock Signal** Combinational Circuit propagation delay

### SEQUENTIAL CIRCUIT DESIGN IDEA



void func (arguments) {
 define registers;

read register values perform tasks modify register values We use static variable definition in C/C++ to declare registers in HLS.

### SINGLE-CYCLE DESIGN

The key idea in this section is developing a one-clock-cycle design

The single-cycle design approach can provide a high-performance hardware comparable with the HDL descriptions.

# PARALLEL TO SERIAL





# DESIGN



# SINGLE-CYCLE DESIGN



## SINGLE-CYCLE DESIGN





#### PARALLEL TO SERIAL CODE

```
void parallel2serial(
   ap wint<N> a,
   bool
            &d,
   bool &start_serial_data,
   bool &end_serial_data,
   bool
           begin) {
 static int count = N;
 if (begin == 1) {
   count = 0;
 if (count == 0) {
   start_serial_data = 1;
   end serial data = 0;
   d = a[count++];
```

```
} else if (count == N-1) {
  start_serial_data = 0;
  end_serial_data = 1;
  d = a[count];
  count = N;
} else if (count < N-1) {</pre>
  start_serial_data = 0;
  end_serial_data = 0;
 d = a[count++];
} else {
  start serial data = 0;
  end_serial_data = 0;
```

# SERIAL TO PARALLEL



```
void serial2parallel(bool start_serial_data, bool &end_conversion, bool d, ap_uint<N> &a) {
  static ap_uint<N> state_reg = 0;
  static ap_uint<N> a_reg_out = 0;
  static unsigned int counter = N;
  unsigned int next_counter;
  ap wint<N> next state = state reg;
  next_counter = counter;
  if (start_serial_data == 1) {
    next_counter = 0;
```

```
if (next_counter < N-1) {
  next_state = (next_state >> 1) | (d, (ap_uint<N-1>)0);
  next counter++;
  end conversion = 0;
} else if (next_counter == N-1) {
  next_state = (next_state >> 1) | (d, (ap_uint<N-1>)0);
  next_counter++;
  a reg out = next state;
  end conversion = 1;
} else {
  end conversion = 0;
counter = next counter;
state_reg = next_state;
         = a reg out;
a
```



## COMBINATIONAL CIRCUIT OUTPUT



#### PARALLEL-SERIAL-PARALLEL LAB





# HLS IMPLEMENTATION

Lecture 9

# Any Question...

# Thank you