# GRETA Technical description

Martin Åberg martin@fripost.org

October 12, 2019

#### Copyright (C) 2014 Martin Åberg.

Permission is granted to copy, distribute and/or modify this document under the terms of the GNU Free Documentation License, Version 1.3 or any later version published by the Free Software Foundation; with no Invariant Sections, no Front-Cover Texts, and no Back-Cover Texts. A copy of the license is included in the section entitled "GNU Free Documentation License".

# Contents

| 1        | Intr                   | oduction                                              | 3         |  |  |  |  |  |  |
|----------|------------------------|-------------------------------------------------------|-----------|--|--|--|--|--|--|
|          | 1.1                    | Background                                            | 3         |  |  |  |  |  |  |
|          | 1.2                    | GRETA Features                                        | 4         |  |  |  |  |  |  |
|          | 1.3                    | Expandability of GRETA                                | 4         |  |  |  |  |  |  |
|          | 1.4                    | Hardware overview                                     | 4         |  |  |  |  |  |  |
|          |                        | 1.4.1 Notes on the hardware design                    | 6         |  |  |  |  |  |  |
|          | 1.5                    | Tools                                                 | 6         |  |  |  |  |  |  |
|          | 1.6                    | Errata                                                | 8         |  |  |  |  |  |  |
|          |                        | 1.6.1 Deassert Ethernet PHY reset to get system clock | 8         |  |  |  |  |  |  |
|          |                        | 1.6.2 microSD pins are reversed                       | 8         |  |  |  |  |  |  |
| <b>2</b> | nD.                    | L Overview                                            | 11        |  |  |  |  |  |  |
| 4        | 2.1                    | AUTOCONFIG                                            | 11        |  |  |  |  |  |  |
|          | 2.1                    | AUTOCONFIG                                            | 11        |  |  |  |  |  |  |
| 3        | Bus                    | interface                                             | <b>15</b> |  |  |  |  |  |  |
|          | 3.1                    | Specification                                         | 15        |  |  |  |  |  |  |
|          | 3.2                    | Implementation                                        | 15        |  |  |  |  |  |  |
| 4        | SDF                    | RAM Controller                                        | 17        |  |  |  |  |  |  |
| _        | 4.1                    | Time resource estimations for SDRAM clients           | 17        |  |  |  |  |  |  |
|          |                        | 4.1.1 Fast RAM Controller                             | 17        |  |  |  |  |  |  |
|          |                        | 4.1.2 Disk Controller                                 | 18        |  |  |  |  |  |  |
|          |                        | 4.1.3 Ethernet MAC                                    | 18        |  |  |  |  |  |  |
|          |                        | 4.1.4 Auto refresh                                    | 18        |  |  |  |  |  |  |
|          | 4.2                    | SDRAM Scheduling                                      | 18        |  |  |  |  |  |  |
|          | 4.3                    | Specification                                         | 19        |  |  |  |  |  |  |
| 5        | Fast RAM Controller 21 |                                                       |           |  |  |  |  |  |  |
| J        |                        | Specification                                         | 21        |  |  |  |  |  |  |
|          | 5.1                    | Specification                                         | 21        |  |  |  |  |  |  |
| 6        | $\mathbf{Disl}$        | Disk Controller 2                                     |           |  |  |  |  |  |  |
|          | 6.1                    | Specification                                         | 22        |  |  |  |  |  |  |
|          |                        | 6.1.1 User registers                                  | 22        |  |  |  |  |  |  |
|          | 6.2                    | Implementation                                        | 22        |  |  |  |  |  |  |
|          |                        |                                                       |           |  |  |  |  |  |  |

CONTENTS 3

| В            | HDL code                                             | <b>27</b> |
|--------------|------------------------------------------------------|-----------|
|              | B.1 GRETA types, constants and functions             | 27        |
|              | B.2 GRETA                                            | 31        |
|              | B.3 Bus Interface                                    | 36        |
|              | B.4 SDRAM Controller                                 | 39        |
|              | B.5 Fast RAM Controller                              | 44        |
|              | B.6 Disk Controller                                  | 47        |
| $\mathbf{C}$ | GNU Free Documentation License                       | <b>50</b> |
| $\mathbf{G}$ | NU Free Documentation License                        | <b>50</b> |
|              | 1. APPLICABILITY AND DEFINITIONS                     | 50        |
|              | 2. VERBATIM COPYING                                  | 52        |
|              | 3. COPYING IN QUANTITY                               | 52        |
|              | 4. MODIFICATIONS                                     | 53        |
|              | 5. COMBINING DOCUMENTS                               | 54        |
|              | 6. COLLECTIONS OF DOCUMENTS                          | 55        |
|              | 7. AGGREGATION WITH INDEPENDENT WORKS                | 55        |
|              | 8. TRANSLATION                                       | 55        |
|              | 9. TERMINATION                                       | 56        |
|              | 10. FUTURE REVISIONS OF THIS LICENSE                 | 56        |
|              | 11. RELICENSING                                      | 56        |
|              | ADDENDUM: How to use this License for your documents | 57        |

### Introduction

This document is a technical description of the GRETA expansion board for Amiga 500. The intended audience is any person who wants to learn more about how to develop hardware for the Amiga computer in general, and especially the one who wants to develop the GRETA expansion further.

All schematics, PCB layout and VHDL code described in this document are released under the GNU General Public License, version 3. Gerber files are readily available and can be sent to a PCB manufacturer for production. Refer to the schematic files for bill of materials (BOM).

As of January 2014, some features are still to be implemented in VHDL as well as corresponding software device drivers on the Amiga.

Feel free to contact the original author at martin@fripost.org. Also feel free and welcome to develop this project further under the current license and report your progress to the author. Cheerful support and cooperation will be provided. :-)

### 1.1 Background

The Amiga 500 computer, based on the Amiga platform, became popular in the late eighties for combining low-cost, a powerful CPU (Motorola MC68000), advanced multimedia functionality and a well-designed operating system. The Amiga platform was designed to be a basis for business, creative computing, video production, as well as pure game machines of its times. Hardware expandability and modularity was designed into the architecture from start. The auto-configuration protocol, AUTOCONFIG, is an example of this (more on this later).

A set of on-board custom hardware chips were responsible for DMA-powered multimedia functionality including graphics, hardware sprites, memory copying, four channels of digital audio, and more.

Amiga 500 came as standard with memory configurations of 512KiB or 1024KiB. This memory resides on a memory bus which is shared between the main CPU and the Amiga custom chips. When the custom chips are heavily utilized, only a fraction of the memory bus time is available for the CPU to use.

For more information on the Amiga architecture, see [1].

#### 1.2 GRETA Features

GRETA expansion board is a hardware expansion which connects to the expansion bus on the Amiga 500 computer and adds the following features to the system<sup>1</sup>.

#### 8 MiB Fast RAM

The RAM is always available to the main CPU. There are no wait states involved so throughput is 3.4 MiB/s for a PAL Amiga 500. This also holds when the on-board peripherals described below are used. It is installed automatically in the system at boot by using the AUTOCONFIG protocol.

#### micro SD

A uSD flash memory controller is used for non-volatile storage. All accesses are performed by DMA to the 8 MiB Fast RAM. AUTOCONFIG together with custom device drivers loaded from the GRETA board is responsible for allowing booting from uSD memory.

#### Ethernet controller

A custom network controller that allows for 10/100MBit Ethernet networking. The network controller performs DMA to the 8 MiB Fast RAM.

#### External I/O

An external I/O pin header allows for use for dirverse use. For example a fast UART can be implemented. Another option is to use it as a debug port implementing the GDB Remote Serial protocol [2].

#### 1.3 Expandability of GRETA

The GRETA expansion board can in principle be the basis of any peripheral suitable for the expansion bus of Amiga 500. For example a graphics or SATA adapter could be implemented by fitting the appropriate controller chip which is directed by the FPGA chip.

Also, with minor modification, the board can be made to fit the ZORRO II bus in Amiga 2000/3000/4000. It could in principle be achieved by modifying the physical connection and rerouting the AUTOCONFIG signals as appropriate.

#### 1.4 Hardware overview

Figure 1.1 illustrates the hardware components constituting the GRETA expansion board. For more details, appendix A contains the electronic schematics the GRETA expansion board. The schematic files are also the hardware documentation. Everything needed to reproduce the hardware is included.

The PCB itself is routed on four layers with the following stack-up from top to bottom: Signal, ground, 3.3V, signal. Great care has been taken to achieve good signal integrity properties. For example, no bus signals or fast switching

<sup>&</sup>lt;sup>1</sup>As of January 2014, only Fast RAM with AUTOCONFIG is implemented in HDL. Preparation for the other peripherals is done in terms of AUTOCONFIG and DMA access to the SDRAM. All the necessary hardware components are there aswell.



Figure 1.1: Hardware block diagram of the GRETA expansion board. Blue boxes indicate on-board devices. Pink boxes are external connectors.

signals are routed through vias. Routing is tight; only two pins on the FPGA are unconnected.

All components, except for external connectors, are surface mounted. 0603 package is chosen for all resistors and most capacitors.

Figure 1.2 shows the PCB with components mounted and figure 1.3 the expansion board connected to the host computer. Figures 1.4 and 1.5 are images rendered from the Gerber files supplied to the PCB manufacturer.

#### 1.4.1 Notes on the hardware design

The Amiga computer uses 5V TTL signals througout while the FPGA and the other GRETA components are rated at 3.3V and thus some signal level conversion is needed. The solution is to use 5V tolerant drivers for bidirectional signals and unidirectional signals from the computer to the expansion board. A 16-bit bidirectional transceiver, NXP 74LVCH162245A, a component with built-in 30 ohm series termination resistors, solves this. For signals going from the FPGA back to the computer, the device SN74LVC07A is used. It has TTL level tolerant open-drain outputs which fits well with the open collector inputs on the Amiga.

RMII is chosen over MII as Media Independen Interface for the Ethernet PHY. This reduces pin-count. As a bonus, the selected chip has a PLL that can feed the FPGA with a clock signal.

#### 1.5 Tools

The following software tools have been used in the development of the GRETA hardware and HDL.

#### Arch Linux

Operating system, tools and infrastructure.

#### KiCad, build (2013-may-18)-stable

Schematic capture and PCB layout.

#### GNU Make

Dependecy tracking for compiling documentation and HDL code.

#### GHDL 0.30dev (20100112)

Functional simulation of HDL code.

#### Xilinx ISE 14.6

Development environment for Xilinx FPGA.

#### ASM-One V1.20

Macro-assembler and development environment for the Amiga computer.

#### Git

Revision control.

#### LibreOffice Draw

Vector graphics.



Figure 1.2: Top side of GRETA expansion board. On the right edge is the connector to the Amiga computer expansion bus. The expansion connector has all its signals connected to three 16-bit transceivers and a 6-bit open drain driver.

Down to the left is the microSD card slot and above it the SDRAM. At top left is the RJ45 Ethernet connector and next to it the connector for external power. The large chip in the middle is the Xilinx FPGA. Above it are clock oscillator and Ethernet PHY.

Between the expansion connector and external power are two voltage regulators which generate  $1.2\mathrm{V}$  and  $3.3\mathrm{V}$ .



Figure 1.3: The expansion board connects on the left side of the computer. The large chip parallel to the expansion is the Motorola MC68000 CPU.

#### $\overline{\mathbf{VIM}}$

Text editing.

#### **L**T<sub>E</sub>X

Typesetting text documents.

#### 1.6 Errata

#### 1.6.1 Deassert Ethernet PHY reset to get system clock

The clock input to the FPGA is driven by a PLL in the Ethernet PHY. For the Ethernet PHY to output the clock to the FPGA, the PHY reset input must be asserted. The PHY reset input is driven by the FPGA output designated PHY\_nRST.

Workaround: Always drive a high value on the FPGA output pin PHY\_nRST.

#### 1.6.2 microSD pins are reversed

The pinout of the microSD socket does not match the PCB footprint.

Workaround: Rotate the microSD connector 180° or correct the footprint.



Figure 1.4: PCB top.



Figure 1.5: PCB bottom.

### **HDL Overview**

This chapter gives an overview of the GRETA HDL architecture. All VHDL source files are included in appendix B. During the devolopment of the HDL components, a set of test benches were developed. These test benches are not included in the listings in this document. They are however provided in the GRETA file distribution.

The top-level module is contained in greta.vhdl with the port definition described in table 2.1. The VHDL package in file greta\_pkg.vhdl contains type definitions, address constants, bit constants and helper functions for the other HDL modules. Even though several custom types are used in the design, the top level ports only use types defined in IEEE.STD\_LOGIC\_1164.

Figure 2.1 illustrates how the HDL components are related to each other.

A clock synthesizer unit (DCM) in the FPGA is used to generate the 133 MHz clock which is used in the internal logic. It is commonly referred to as the clk signal.

#### 2.1 AUTOCONFIG

According to the AUTOCONFIG protocol of the Amiga computer ZORRO II specification [1], a peripheral device can be in one of the states UNCONFIGURED, CONFIGURED or SHUT\_UP. After reset, every device is UNCONFIGURED and responds to bus accesses in the address space \$E80000-\$E8FFFF if its nCONFIG\_IN signal is asserted. The system software reads certain registers from the device in this area and eventually issues a write to relocate the device to another address space, typically somewhere inside \$E90000-\$EFFFFF or \$200000-\$9FFFFF depending on size requirements. The device is now CONFIGURED and passes its nCONFIG\_OUT signal to the next device's nCONFIG\_IN. This procedure is repeated until all devices in the system are configured.

If the system for some reason choses not to configure a device, the device is forced into the SHUT\_UP state by writing to a dedicated register. In this state the device just passes on its nCONFIG\_OUT and must never respond again until the next reset.

The AUTOCONFIG space is the address area from \$E80000-\$EFFFFF. Inside this area there are eight equaly sized slots.



Figure 2.1: HDL block diagram of GRETA. Each box represents one HDL component. All components are implemented using VHDL and are realised in FPGA.

| Port           | Direction            | Description                                  |
|----------------|----------------------|----------------------------------------------|
| CLK25MHZ       | in                   | If JP1 is open then this input is undefined. |
|                |                      | Amiga 500 expansion bus                      |
| RL_nRST        | in                   | Reset                                        |
| $RL_nAS$       | in                   | Address Strobe                               |
| $RL_nUDS$      | in                   | Data Upper Strobe                            |
| $RL_nLDS$      | in                   | Data Lower Strobe                            |
| $RL\_RnW$      | in                   | Read/Write                                   |
| $RL\_CDAC$     | in                   | Amiga system clock with 90° phase offset     |
| RL_nOVR        | $\operatorname{out}$ | Override internal generation of nDTACK       |
| RL_nINT2       | $\operatorname{out}$ | Amiga interrupt level 2                      |
| RL_nINT6       | $\operatorname{out}$ | Amiga interrupt level 6                      |
| RL_nINT7       | $\operatorname{out}$ | Non-maskable interrupt                       |
| $RL_nDTACK$    | $\operatorname{out}$ | Data Acknowledge                             |
| $RL_A[23:1]$   | in                   | Address bus                                  |
| RL_D[15:0]     | inout                | Bidirectinal data bus                        |
| RL_D_nOE       | out                  | Output enable for data bus transceiver       |
| RL_D_TO_GRETA  | out                  | Direction of data bus transceiver            |
|                |                      | SDRAM interface                              |
| SDRAM_CLK      | out                  | Clock                                        |
| SDRAM_CKE      | out                  | Clock Enable                                 |
| SDRAM_nRAS     | out                  | Row Address Strobe                           |
| SDRAM_nCAS     | out                  | Column Address Strobe                        |
| SDRAM_nWE      | out                  | Write Enable                                 |
| SDRAM_UDQM     | out                  | Upper Data Input/Output Mask                 |
| SDRAM_LDQM     | out                  | Lower Data Input/Ouput Mask                  |
| SDRAM_BA[1:0]  | out                  | Bank Address                                 |
| SDRAM_A[11:0]  | out                  | Address                                      |
| SDRAM_DQ[15:0] | inout                | Data bus                                     |
|                |                      | microSD interface (SPI)                      |
| SPI_CLK        | out                  | Clock (SCLK)                                 |
| SPI_nCS        | out                  | Chip Select (SS)                             |
| SPI_DO         | out                  | Data Output (MOSI)                           |
| SPI_DI         | in                   | Data Input (MISO)                            |
|                |                      | Ethernet PHY (RMII)                          |
| PHY_nRST       | out                  | Reset                                        |
| PHY_MDC        | out                  | MDIO Clock                                   |
| PHY_MDIO       | inout                | MDIO Data I/O                                |
| RMII_REF_CLK   | in                   | RMII Clock (50 MHz)                          |
| RMII_CRS_DV    | in                   | RMII Carrier Sense/Data Valid                |
| RMII_RXD[1:0]  | in                   | RMII Receive Data                            |
| RMII_TXD[1:0]  | out                  | RMII Transmit Data                           |
| RMII_TX_EN     | out                  | RMII Transmit Data Enable                    |
|                |                      | UART/DEBUG interface                         |
| DEBUG_RX       | in                   | ,                                            |
| DEBUG_TX       | out                  |                                              |
|                |                      |                                              |

Table 2.1: GRETA top level ports.

Definitions and helper functions for the AUTOCONFIG protocol can be found in the VHDL package autoconfig\_pkg.

### Bus interface

The bus decoder is responsible for decoding asynchronous MC68000 bus signals and exporting a synchronous read/write protocol to the GRETA peripherals.

#### 3.1 Specification

The internal bus protocl is presented in table 3.1.

A pulse on req means that nwe, addr and wdata are valid and will remain so for at least 34 clk periods<sup>1</sup>.

Each GRETA peripheral device holds its rdata output valid as long as the peripheral is addressed, and zero otherwise. This allows for all GRETA peripherals to have their rdata outputs OR-wired to the bus interface rdata input. An addressed GRETA peripheral must respond to a read request in 34 clk periods<sup>2</sup> by asserting its dev\_select signal. The individual dev\_select signals are OR:ed together at the top level. The bus interface dev\_selected is used to determine if the bus transceivers shall drive data towards the Amiga.

The Amiga ZORRO II expansion bus protocol also defines the signal XRDY which can be used to delay individual bus accesses. XRDY is not used in the GRETA design and is not even connected to the GRETA hardware.

### 3.2 Implementation

All input signals from the Amiga expansion bus are synchronized before use in the GRETA clock domain. Control signals have two synchronizer stages. Stability of sampled data and address bus signals are assured by the control signals according to the MC68000 bus protocol. Furthermore, all inputs and outputs have their registers in the FPGA IO pads.

<sup>&</sup>lt;sup>1</sup>To be decided. This is a safe minimum.

<sup>&</sup>lt;sup>2</sup>To be decided. This is a safe minimum.

| Port                                 | Type                                          | Direction              | Description                                                                                                    |
|--------------------------------------|-----------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------|
| clk<br>cpu_reset                     | std_logic<br>std_logic                        | in<br>out              | GRETA clock<br>Synchronous reset, activated by Amiga.                                                          |
|                                      |                                               |                        | Internal bus interface                                                                                         |
| req<br>nwe                           | std_logic<br>bus_nwe                          | out                    | Pulsed once for each 68000 read/write<br>Upper and lower byte select for write.<br>"11" means read.            |
| addr<br>wdata<br>rdata<br>dev_select | bus_addr<br>bus_data<br>bus_data<br>std_logic | out<br>out<br>in<br>in | Word destination for read and write transfers<br>WRITE data<br>READ data<br>An on-board peripheral is selected |

Table 3.1: Bus interface, internal interface ports.

### SDRAM Controller

The SDRAM controller offers a user interface to a physical SDRAM chip. Design goals are to provide determinism and an easy to use control interface. Performance demands are set by client access requirements.

All timings in this chapter referes to a Hynix SDRAM chip clocked at 133 MHz and CAS latency of three.

#### 4.1 Time resource estimations for SDRAM clients

The access time requirements for each SDRAM client presented in the previous chapter are presented in this section and summarised in Table 4.1.

#### 4.1.1 Fast RAM Controller

For the ZORRO II bus interface on an NTSC Amiga 500, accesses can be performed at most once every fourth 7.16MHz clock cycle [3]. The bus read period and deadlines are derived from [3] and actual signal measurements.

Deadline for a bus read is limited by the time at which Motorola 68000 bus samples read data (falling edge leading to bus cycle state S7). For bus write, the deadline is effectively the time at which a following of bus read may occur. Requests from bus read and bus write can never be active at the same time

| Client                | Period | $Execution\ time$ | Dead line |
|-----------------------|--------|-------------------|-----------|
| Fast RAM              | 55     | 8                 | 34        |
| $\operatorname{Disk}$ | 85     | 8                 | 85        |
| MAC TX                | 213    | 8                 | 213       |
| MAC RX                | 213    | 8                 | 213       |
| Auto refresh          | 2083   | 9                 | 2083      |

Table 4.1: Real time requirements for clients issuing DMA operations on SDRAM. All time values are in units of 133 MHz clock periods, 7.5ns. Read and write execution times are based on single 16 bit word access with CAS latency of 3 cycles. Auto refresh is 9 cycles for this configuration.

so they are combined to one task in Table 4.1 to simplify calculations. As a consequence of this, timing budget for the bus interface is a bit pessimistic.

#### 4.1.2 Disk Controller

A bitrate of 25Mbit/s for Secure Digital over SPI gives a maximum throughput of 2.98MiB/s. The number of 7.5ns periods per 16bit SDRAM access is  $85 \le \frac{16bit}{25Mbit/s} \cdot \frac{1}{7.5ns}$ .

#### 4.1.3 Ethernet MAC

Periods and deadlines for MAC RX and MAC TX are based on 10Mbit Ethernet in full-duplex mode. With the presented timing guarantees, only a very narrow FIFO buffer is required to transfer data between the Ethernet PHY clock domain and SDRAM.

The SDRAM access period time for a sustained transfer in each direction, expressed as 7.5ns periods, is  $213 \leq \frac{16bit}{10Mbit/s} \cdot \frac{1}{7.5ns}$ .

If support for two word bursts is added to the SDRAM controller, then 100Mbit full-duplex can be supported without affecting the real time properties of the other RAM clients. (Though this is possible in theory, the Amiga 500 running a TCP/IP stack with SANA-II driver interface would never handle rates above 10Mbit anyway.)

#### 4.1.4 Auto refresh

The SDRAM requires 64 refresh operation every 4096 ms. In terms of 7.5ns periods, this is  $2083 \le \frac{64ms}{4096} \cdot \frac{1}{7.5ns}$ .

#### 4.2 SDRAM Scheduling

To solve the SDRAM scheduling problem, a static off-line approach is used. A time table is pre-calculated, in which each client has its dedicated time slot. An offset pointer iterates over the calendar slots. When the pointer has reached the end of the table it restarts from the top again.

This satisfies the goal of determinism and simplicity. Of course, it must be assured that each client will meet its deadline.

To simplify matters, the accessed bank is always precharged after an access. Furthermore, if a client does not issue a request in its designated time slot, the SDRAM will carry out an unused read operation anyway. Note that self refreshes are scheduled just as an ordinary client.

Also note that scheduling of requests to the SDRAM resource as presented in this section, will result in accesses not being served in the same time order as they were requested. Because of this, any of the peripherals must send its interrupt back to the computer only after an access has been acknowledged by the RAM arbiter. Anyhow, requests made by the same client will always be served in the same order as they were issued.

Table 4.2 illustrates the client calendar. The tightest timing budget is for a *Disk* request arriving at time 10 and finishes at time 89, resulting in a response time of 79 time units.

| Offset | Time    | Client       |
|--------|---------|--------------|
| 0      | 0 - 8   | Fast RAM     |
| 1      | 9 - 17  | Disk         |
| 2      | 18 - 26 | Fast RAM     |
| 3      | 27 - 35 | MAC TX       |
| 4      | 36 - 44 | Fast RAM     |
| 5      | 45 - 53 | MAC RX       |
| 6      | 54 - 62 | Fast RAM     |
| 7      | 63 - 71 | Auto refresh |
| 0      | 72 - 80 | Fast RAM     |
| 1      | 81 - 89 | Disk         |
| :      | :       | :            |

Table 4.2: Calendar for static scheduling of the SDRAM resource. The unit of time offset is one period of a 133 MHz clock (7.5ns). Calendar has eight positions and repeats after offset 7.

| Member        | Туре                 | Description                                                                                    |
|---------------|----------------------|------------------------------------------------------------------------------------------------|
| req           | std_logic<br>bus_nwe | Assert high to issue an SDRAM request. Upper and lower byte select for write. "11" means read. |
| addr<br>wdata | bus_addr<br>bus_data | Target address for request. Write data.                                                        |

Table 4.3: Record type definition for ram\_bus. The type is used by SDRAM clients.

#### 4.3 Specification

Each client communicates with the SDRAM controller using an in/out signal pair with types ram\_bus and std\_logic respectively. An example is the fast/fast\_ack pair. All clients share the read data bus rdata. See table 4.3 for a description of the ram\_bus record type.

Transfers are 16 bit wide but for write accesses, it is possible to select target bytes individually with the mask signal nwe.

To do an SDRAM request, the client sets its req signal high and holds it high until the corresponding ack signal goes high (pulse). The record members nwe, addr and wdata must be constant for the duration of asserted req. If it was a read request, then rdata is valid only in the same clock cycle as ack is pulsed.

Table 4.4 illustrates the internal HDL interface to the SDRAM controller.

| Port               | Туре               | Direction | Description                                          |
|--------------------|--------------------|-----------|------------------------------------------------------|
| clk                | std_logic          | in        | GRETA clock                                          |
| reset              | std_logic          | in        | Synchronous reset                                    |
| ready              | std_logic          | out       | Controller is ready for requests                     |
|                    |                    |           | Fast RAM client                                      |
| fast               | ram_bus            | in        | Control structure for accesses by Disk               |
| fast_ack           | std_logic          | out       | Acknowledge signal for Disk                          |
|                    |                    |           | microSD client                                       |
| disk               | ram_bus            | in        | Control structure for accesses by Disk               |
| disk_ack           | ${\sf std\_logic}$ | out       | Acknowledge signal for Disk                          |
|                    |                    |           | Ethernet MAC client                                  |
| mactx              | ram_bus            | in        | Control structure for accesses by MAC TX             |
| ${\tt mactx\_ack}$ | ${\sf std\_logic}$ | out       | Acknowledge signal for MAC TX                        |
| macrx              | ram_bus            | in        | Control structure for accesses by MAC RX             |
| macrx_ack          | std_logic          | out       | Acknowledge signal for MAC RX                        |
|                    |                    |           | Common read data bus                                 |
| rdata              | bus_data           | out       | Read data, only valid at the corresponding $\_ack=1$ |

Table 4.4: SDRAM component, interface for internal ports.

### Fast RAM Controller

The Fast RAM controller is responsible for implementing the AUTOCONFIG protol for configuring RAM at system start and then responds to Fast RAM accesses in the Amiga address range \$200000-\$9FFFFF.

This Amiga address range needs 23 bits to describe 16-bit word locations. This is a 16MiB range but only 8MiB in this range is used for accessing actual RAM. An important observation is that bit 23 is not significant for addressing to the SDRAM.

In fact, bit 23 can be ignored. This can be seen by splitting the Fast RAM address range into three parts and observe the mappings on SDRAM (table 5.1.

### 5.1 Specification

The HDL port interface of the Fast RAM component consists of the bus interface and the SDRAM interface as described above.

| $Amiga\ address$             | SDRAM address     | Size  |
|------------------------------|-------------------|-------|
| \$200000-\$3FFFFF (bit 23=0) | \$200000-\$9FFFFF | 2MiB  |
| \$400000-\$7FFFFF (bit 23=0) | \$400000-\$7FFFFF | 4 MiB |
| \$800000-\$9FFFFF (bit 23=1) | \$000000-\$1FFFFF | 2MiB  |

Table 5.1: Mapping of the external RAM in the Amiga address space to SDRAM address space.

# Disk Controller

- 6.1 Specification
- 6.1.1 User registers
- 6.2 Implementation

## Appendix A

# Electronic schematics















### Appendix B

### HDL code

#### B.1 GRETA types, constants and functions

```
-- Copyright (C) 2013, 2016 Martin Åberg
   This program is free software: you can redistribute it
-- and/or modify it under the terms of the GNU General Public
-- License as published by the Free Software Foundation,
   either version 3 of the License, or (at your option)
   any later version.
   This program is distributed in the hope that it will
-- be useful, but WITHOUT ANY WARRANTY; without even the
-- implied warranty of MERCHANTABILITY or FITNESS FOR A
   PARTICULAR PURPOSE. See the GNU General Public License
   for more details.
-- You should have received a copy of the GNU General
   Public License along with this program. If not, see
   <http://www.gnu.org/licenses/>.
library ieee:
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
package greta_pkg is
                     is std_logic_vector(23 downto 1);
is std_logic_vector(23 downto 0);
 subtype bus_addr
  subtype bus_addr24
 subtype autoconfig_slot is std_logic_vector(18 downto 16);
 subtype bus_data8
                        is std_logic_vector( 7 downto 0);
  subtype nibble
                         is std_logic_vector( 3 downto 0);
  -- Auto-config space. Boards appear here before the system
  -- relocates them to their final address.
  constant AUTOCONFIG_BASE : bus_addr := x"E8_000" & o"0";
  constant AUTOCONFIG_MASK : bus_addr := x"F8_000" & o"0";
  constant AUTOCONFIG_SLOTO : autoconfig_slot := o"0";
  -- Because the Fast RAM area overlaps bit 23, we split it
  -- into three separate areas.
  constant FAST_RAM_BASE2 : bus_addr := x"20_000" & o"0";
  constant FAST_RAM_BASE4 : bus_addr := x"40_000" & o"0";
  constant FAST_RAM_BASE8 : bus_addr := x"80_000" & o"0";
```

```
constant FAST_RAM_MASK2 : bus_addr := x"E0_000" & o"0";
constant FAST_RAM_MASK4 : bus_addr := x"C0_000" & o"0";
constant FAST_RAM_MASK8 : bus_addr := x"E0_000" & o"0";
constant UPPER : natural := 1;
constant LOWER : natural := 0;
subtype bus_nwe is std_logic_vector(UPPER downto LOWER);
constant WRITE_UPPER : bus_nwe := (UPPER => '0', LOWER => '1');
constant WRITE_LOWER : bus_nwe := (UPPER => '1', LOWER => '0');
constant WRITE_WORD : bus_nwe := (UPPER => '0', LOWER => '0');
                       : bus_nwe := (UPPER => '1', LOWER => '1');
constant READ_WORD
-- Maximum number of GRETA bus slaves supported
constant NGSLAVES : natural := 7;
subtype gslave : natural range 0 to NGSLAVES-1;
subtype gslave
subtype config_vector is std_logic_vector(NGSLAVES-1 downto 0);
-- GRETA bus protocol
type gbus_in is record
            : std_logic;
: std_logic;
 reset
  req
              : bus_nwe;
 nwe
  auar : bus_addr;
wdata : '
  -- Active high AUTOCONFIG CONFIG_IN
  config
              : config_vector;
end record;
constant gbus_in_none : gbus_in := (
            => '1',
  reset
  req
               => '0',
              => (others => 'U'),
 nwe
 addr => (others => 'U'),
wdata => (others => 'U'),
config => (others => '0')
);
type gbus_out is record
 dev_select : std_logic;
             : bus_data;
: std_logic;
  rdata
 interrupt
 config
               : std_logic;
end record;
-- SDRAM controller protocol
type ram_bus is
record
         : std_logic;
 req
 nwe : bus_nwe;
addr : bus_addr;
wdata : bus_data;
end record;
-- SPI
type spi_in is
record
 miso
         : std_logic;
end record;
type spi_out is
record
```

```
: std_logic;
   clk
    -- active high
   mosi : std_logic;
   SS
          : std_logic;
 end record;
 -- Note that use of the ec_BaseAddress register is
 -- tricky. The system will actually write twice. First
 -- the low order nybble is written to the ec_BaseAddress
 -- register+2 (D15-D12). Then the entire byte is written
 -- to ec_BaseAddress (D15-D8). This allows writing of a
 -- byte-wide address to nybble size registers.
 constant ec_BaseAddress : natural := 16#48#;
 constant ec_ShutUp
                          : natural := 16#4C#;
 constant FAST_PRODUCT_NUMBER : std_logic_vector := x"1";
constant DISK_PRODUCT_NUMBER : std_logic_vector := x"2";
 constant ASPIC_PRODUCT_NUMBER : std_logic_vector := x"3";
 constant ERT_ZORROII
                         : nibble := "1100";
                                : nibble := "0010";
 constant ERT_MEMLIST
 constant ERT_DIAGVALID
                                : nibble := "0001";
 constant ERT_CHAINEDCONFIG
                                : nibble := "1000";
                                : nibble := "0000";
 constant ERT_MEMSIZE_8MB
 constant ERT_MEMSIZE_64K
                                : nibble := "0001";
 constant ERF_MEMSPACE
                                : nibble := "1000";
                                : nibble := "0100";
 constant ERF_NOSHUTUP
 -- A special "hacker" Manufacturer ID number is reserved
 -- for test use: 2011 ($7DB). When inverted this will look
 -- like $F824.
 constant HACKER_MANUFACTURER :
  std_logic_vector(15 downto 0) := x"07DB";
 type expansionrom is array (0 to 63) of nibble;
 function is_autoconfig_reg(n : natural; a : bus_addr)
   return boolean;
 function is_autoconfig(a : bus_addr)
   return boolean;
 function get_autoconfig_slot(a : bus_addr)
   return autoconfig_slot;
 function is_fast_ram(a : bus_addr)
   return boolean;
end;
package body greta_pkg is
 function is_autoconfig_reg(n : natural; a : bus_addr)
   return boolean is
   variable reg_addr : std_logic_vector(6 downto 0);
 begin
   reg_addr := std_logic_vector(to_unsigned(n, reg_addr'length));
   return reg_addr(6 downto 1) = a(6 downto 1);
 end:
 function is_autoconfig(a : bus_addr)
```

```
return boolean is
    return (a and AUTOCONFIG_MASK) = AUTOCONFIG_BASE;
  end;
  function get_autoconfig_slot(a : bus_addr)
   return autoconfig_slot is
  begin
    return a(autoconfig_slot'range);
  end;
  function is_fast_ram(a : bus_addr)
   return boolean is
  begin
    return (
      ((a and FAST_RAM_MASK2) = FAST_RAM_BASE2) or
((a and FAST_RAM_MASK4) = FAST_RAM_BASE4) or
((a and FAST_RAM_MASK8) = FAST_RAM_BASE8)
    );
  end;
end;
```

#### B.2 GRETA

```
-- Copyright (C) 2013, 2016 Martin Åberg
-- This program is free software: you can redistribute it
-- and/or modify it under the terms of the GNU General Public -- License as published by the Free Software Foundation,
-- either version 3 of the License, or (at your option)
-- any later version.
-- This program is distributed in the hope that it will
-- be useful, but WITHOUT ANY WARRANTY; without even the
-- implied warranty of MERCHANTABILITY or FITNESS FOR A
-- PARTICULAR PURPOSE. See the GNU General Public License
-- for more details.
-- You should have received a copy of the GNU General
-- Public License along with this program. If not, see
-- <http://www.gnu.org/licenses/>.
library ieee;
use ieee.std_logic_1164.all;
use work.greta_pkg.all;
entity greta is
     --- EXTERNAL CLOCK
     CLK25MHZ
                                 std_logic;
                       : in
     --- ROCK LOBSTER
     {\tt RL\_nRST} \qquad \qquad : \  \, {\tt in} \qquad \, {\tt std\_logic} \, ;
                   . in std_logic;
: in std_logic;
: in std_logic;
: in std_logic;
: in std_logic;
     RL_nAS
     RL_nUDS
     RL_nLDS
                       : in std_logic;
     RL_RnW
                        : in
: out
     RL_CDAC
                                    std_logic;
    RL_nOVR : out std_logic;
RL_nINT2 : out std_logic;
RL_nINT6 : out std_logic;
RL_nINT7 : out std_logic;
RL_nDTACK : out std_logic;
RL out std_logic;
RL out std_logic;
     RL_A : in std_logic_vector(23 downto 1);
RL_D : inout std_logic_vector(15 downto 0);
RL_D_nOE : out std_logic;
RL_D_TO_GRETA : out std_logic;
     --- SDRAM
     SDRAM_CLK
                        : out
                                    std_logic;
     SDRAM_CKE
                         : out
                                    std_logic;
     SDRAM_nRAS
                        : out
                                    std_logic;
     SDRAM_nCAS
                                    std_logic;
                        : out
                        : out
: out
     SDRAM_nWE
                                    std_logic;
     SDRAM_UDQM
                                    std_logic;
     SDRAM_LDQM
                        : out
                                    std_logic;
     SDRAM_BA
                         : out
                                    std_logic_vector(1 downto 0);
                        : out std_logic_vector(1 downto 0);
: out std_logic_vector(11 downto 0);
     SDRAM_A
     SDRAM_DQ
                        : inout std_logic_vector(15 downto 0);
     --- SECURE DIGITAL (SPI)
     SPI_CLK : out std_logic;
     SPI_nCS
                         : out
                                    std_logic;
                        : out std_logic;
     SPI_DI
```

```
: in
     SPI_DO
                                    std_logic;
     --- ETHERNET PHY (RMII)
     PHY_nRST : out std_logic;
PHY_MDC : out std_logic;
    PHY_MDIO : inout std_logic;

RMII_REF_CLK : in std_logic;

RMII_CRS_DV : in std_logic;

RMII_RXD : in std_logic_vector(1 downto 0);

RMII_TXD : in std_logic_vector(1 downto 0);

RMII_TXD : out std_logic;
     --- UART/DEBUG
    DEBUG_RX : in std_logic;
DEBUG_TX : out std_logic
  );
end:
architecture structural of greta is
  signal clk : std_logic;
signal clk180 : std_logic;
  signal clk180 : std_logic;
signal cpu_reset : std_logic;
signal dcm_locked : std_logic;
: std_logic;
  signal req
                                : std_logic;
                                : bus_nwe;
  signal nwe
  signal addr
                                 : bus_addr;
  signal wdata
                                : bus_data;
  signal rdata
                                : bus_data;
  signal fast_select : std_logic;
  signal fast_rdata : bus_data;
signal fast_config_in : std_logic;
signal fast_config_out : std_logic;
  signal sdram_rdata
                                : bus_data;
  signal sdram_fast
                                : ram_bus := (
    req => '0',
     nwe => READ_WORD,
    addr => (others => '0'),
    wdata => (others => '0')
  );
  signal sdram_fast_ack : std_logic := '0';
  signal disk_select : std_logic;
signal disk_rdata : bus_data;
  signal disk_config_in : std_logic; signal disk_config_out : std_logic;
  signal sdram_disk
                                : ram_bus := (
    req => '0',
     nwe => READ_WORD,
     addr => (others => '0'),
    wdata => (others => '0')
  signal sdram_disk_ack : std_logic := '0';
  signal dev_select
                                : std_logic;
```

```
signal spii : spi_in;
  signal spio : spi_out;
  constant GSLAVE_FAST : gslave := 0;
  constant GSLAVE_DISK : gslave := 1;
  constant GSLAVE_ASPIC : gslave := 2;
  constant GSLAVE_LAST : gslave := GSLAVE_ASPIC;
begin
  -- debug outputs
 DEBUG_TX <= gbo_aspic.config;</pre>
  -- GRETA bus connections
 dev_select <= fast_select or disk_select or gbo_aspic.dev_select;</pre>
  fast_config_in <= '1';</pre>
  disk_config_in <= fast_config_out;</pre>
  gbi.config(GSLAVE_ASPIC) <= disk_config_out;</pre>
 rdata <= fast_rdata or disk_rdata or gbo_aspic.rdata;
 gbi.reset
              <= cpu_reset;
              <= req;
  gbi.req
              <= nwe;
  gbi.nwe
  gbi.addr
              <= addr;
  gbi.wdata
              <= wdata;
  SPI_CLK <= spio.clk;</pre>
 SPI_nCS <= spio.ss;</pre>
  SPI_DI <= spio.mosi;
 spii.miso <= SPI_DO;
  -- Enable PLL.
 PHY_nRST <= '1';
  PHY_MDC <= 'Z';
  RMII_TX_EN <= '0';
  RL_nINT2 <= not gbo_aspic.interrupt;</pre>
  -- Generate 133.3 MHz clock from 50 MHz PHY clock.
  dcm_0 : entity work.dcm_greta
  port map(
                     => RMII_REF_CLK,
    CLKIN_IN
                    => clk,
    CLKFX_OUT
    CLKFX180_OUT
                    => clk180,
    CLKIN_IBUFG_OUT => open,
    LOCKED_OUT
                    => dcm_locked
 );
  -- SDRAM clock output uses a DDR output buffer. See Xilinx
  -- documentation for generic and port descriptions.
  ODDR2_inst : ODDR2
  generic map(
   DDR_ALIGNMENT => "NONE",
    INIT => '0',
   SRTYPE => "SYNC")
  port map (
    Q => SDRAM_CLK,
CO => clk,
   C1 => clk180,

CE => '1',

D0 => '0',

D1 => '1',
```

```
R => '0',
 S => '0'
bus_interface_0 : entity work.bus_interface
 cik => clk,
cpu_reset => cpu_reset,
dcm_locked => dcm_locked
port map(
                   => dcm_locked,
  dev_select
               => dev_select,
                   => req,
  req
                   => nwe,
  addr
                   => addr,
  wdata
                   => wdata,
                   => rdata,
  rdata
  --- ROCK LOBSTER
  nRST
                   => RL_nRST,
                   => RL_nAS,
  nAS
                 => RL_nUDS,
=> RL_nLDS,
=> RL_RnW,
  nUDS
  nLDS
  RnW
                 => RL_CDAC,
=> RL_nOVR,
  CDAC
  nOVR
                   => open,
  nINT2
                => RL_nINT6,
=> RL_nINT7,
=> RL_nDTACK,
=> RL_A,
  nINT6
  nINT7
  nDTACK
 A
 D_nOE
                   => RL_D,
 D_nOE => RL_D_nOE,
D_TO_GRETA => RL_D_TO_GRETA
sdram_0 : entity work.sdram
port map(
-- => clk,
                   => cpu_reset,
  reset
                   => open,
  ready
  --- CLIENTS
  rdata
                   => sdram_rdata,
  --- SDRAM
               => SDRAM_CKE,

=> SDRAM_nRAS,

=> SDRAM_nCAS,

=> SDRAM_nWE,

=> SDRAM_LDQM,

=> SDRAM_LDQM,

=> SDRAM_BA,
  SDRAM_CKE
  SDRAM_nRAS
  SDRAM_nCAS
  SDRAM_nWE
  SDRAM_UDQM
  SDRAM_LDQM
  SDRAM_BA
  SDRAM_A
                   => SDRAM_A,
                   => SDRAM_DQ
  SDRAM_DQ
fast_0 : entity work.fast
port map(
```

```
=> clk,
  clk
              => cpu_reset,
              => req,
  req
               => nwe,
  nwe
  dev_select => fast_select,
               => addr,
  addr
               => wdata,
  wdata
              => fast_rdata,
  rdata
  config_in => fast_config_in,
  config_out => fast_config_out,
              => sdram_fast,
 ram => sdram_fast,
ram_ack => sdram_fast_ack,
  ram_rdata => sdram_rdata
disk_0 : entity work.disk
port map(
               => clk,
 clk
  reset
             => cpu_reset,
               => req,
               => nwe,
  nwe
  dev_select => disk_select,
  addr
               => addr,
              => wdata,
  wdata
              => disk_rdata,
  rdata
  config_in => disk_config_in,
  config_out => disk_config_out,
               => sdram_disk,
 ram
 ram_ack
              => sdram_disk_ack,
  ram_rdata => sdram_rdata,
  SPI_CLK
             => open,
           => open,
=> open,
=> open,
  SPI_nCS
              => open,
  SPI_DO
  SPI_DI
-- ASPIC - SPI controller for GRETA
aspic_0 : entity work.aspic
generic map(
 gslave => GSLAVE_ASPIC,
dwidth => 8,
swidth => 8,
 sspo1 => '0'
port map(
 clk => clk,
gbi => gbi,
 gbo => gbo_aspic,
spii => spii,
spio => spio
);
```

end;

## B.3 Bus Interface

```
-- Copyright (C) 2013 Martin Åberg
-- This program is free software: you can redistribute it
   and/or modify it under the terms of the GNU General Public
-- License as published by the Free Software Foundation,
-- either version 3 of the License, or (at your option)
-- any later version.
   any later version.
-- This program is distributed in the hope that it will
   be useful, but WITHOUT ANY WARRANTY; without even the
-- implied warranty of MERCHANTABILITY or FITNESS FOR A
-- PARTICULAR PURPOSE. See the GNU General Public License
   for more details.
-- You should have received a copy of the GNU General
-- Public License along with this program. If not, see
   <http://www.gnu.org/licenses/>.
-- This component is responsible for translating asynchronous
-- MC68000 bus accesses to a protocol suitable for the
-- AUTOCONFIG component and the other upstream components.
library ieee;
use ieee.std_logic_1164.all;
use work.greta_pkg.all;
entity bus_interface is
 port(
    --- GRETA
                    : in
    clk
                            std_logic;
    cpu_reset : out std_logic;
dcm_locked : in std_logic;
    req
                    : out
                            std_logic;
    nwe
                   : out
                            bus nwe:
    addr
                   : out
                            bus_addr;
                   : out bus_data;
: in bus_data;
    wdata
   rdata
                : in std_logic;
    dev_select
    --- ROCK LOBSTER
    nRST : in std_logic;
    nAS
                   : in std_logic;
                   : in
: in
    nUDS
                            std_logic;
                           std_logic;
    nLDS
                   : in std_logic;
    RnW
                  : in
: out
: out
    CDAC
                            std_logic;
    nOVR
                            std_logic;
    nINT2
                            std_logic;
    n TNT6
                   : out
                            std_logic;
                   : out
: out
    nINT7
                            std_logic;
    nDTACK
                            std_logic;
    Α
                   : in
                            bus_addr;
                  : inout bus_data;
: out std_logic := '1';
   D
   D
D_nOE
D_TO_GRETA
                  : out std_logic := '1'
end:
architecture rtl of bus_interface is
 signal nRST_sync : std_logic_vector(1 downto 0) := "00";
```

```
: std_logic_vector(1 downto 0) := "11";
  signal nAS_sync
  signal nUDS_sync
                         : std_logic_vector(2 downto 0);
  signal nLDS_sync
                          : std_logic_vector(2 downto 0);
  signal RnW_sync
                          : std_logic_vector(1 downto 0);
  signal cpu_reset_int : std_logic := '1';
  type bus_state is (S1, W1, W2, R1);
  signal state : bus_state := S1;
begin
  synchronizers : process(clk)
  begin
    if rising_edge(clk) then
      nRST_sync <= nRST_sync(0) & nRST;</pre>
                  <= nAS_sync(0) & nAS;
      nAS svnc
                  <= RnW_sync(0) & RnW;
      RnW_sync
      nUDS_sync <= nUDS_sync(1 downto 0) & nUDS;
nLDS_sync <= nLDS_sync(1 downto 0) & nLDS;</pre>
      wdata <= D;
              <= A;
      addr
      -- NOTE: clk may be in any state, so the following logic
      -- may get trashed..
      if (dcm_locked = '1') and (nRST_sync(1) = '1') then
        cpu_reset_int <= '0';</pre>
       cpu_reset_int <= '1';</pre>
      end if;
    end if;
  end process;
  process(clk)
  begin
    if rising_edge(clk) then
      if cpu_reset_int = '1' then
                    <= '1';
        D_nOE
        D_TO_GRETA <= '1';
        req <= '0';
        state <= S1;
      else
        D_nOE
                    <= '1':
        D_TO_GRETA <= '1';
        req <= '0';
        D <= "ZZZZZZZZZZZZZZZ;";
        case state is
        when S1 =>
          if nAS_sync(1) = '0' then
             -- Transfer
            if (RnW_sync(1) = '0') then
               -- Write
               state <= W1;
               -- Read, wait for nUDS and nLDS to become stable.
               if (nUDS_sync(1) = '0') or (nLDS_sync(1) = '0') then
                req <= '1';
                 nwe <= READ_WORD;</pre>
                 D_TO_GRETA <= '0';</pre>
                 state <= R1;
```

```
end if;
             end if;
           end if;
         when R1 =>
          D_TO_GRETA <= '0';
           D_nOE <= not dev_select;</pre>
           D <= rdata;
           if (nUDS_sync(1) = '1') and (nLDS_sync(1) = '1') then
             state <= S1;
D_nOE <= '1';
            D <= "ZZZZZZZZZZZZZZZ;";
           end if;
        when W1 =>
          D_nOE <= '0';
           -- Wait for nUDS and nLDS to become stable.
           if ((nUDS_sync(2) = nUDS_sync(1))) and
              ((nLDS_sync(2) = nLDS_sync(1))) and
((nUDS_sync(2) = '0') or (nLDS_sync(2) = '0')) then
             nwe <= nUDS_sync(1) & nLDS_sync(1);
req <= '1';</pre>
             -- wdata and addr is driven elsewhere.
             state <= W2;
           end if;
         when W2 =>
          D_nOE <= '0';
           if nAS_sync(1) = '1' then
            D_nOE <= '1';
            state <= S1;
           end if;
        end case;
      end if;
    end if;
  end process;
  cpu_reset <= cpu_reset_int;</pre>
  nOVR
               <= '1';
              <= '1';
 nINT2
              <= '1';
  nINT6
               <= '1';
  nINT7
 nDTACK
              <= '1';
end;
```

### B.4 SDRAM Controller

```
-- Copyright (C) 2013 Martin Åberg
   This program is free software: you can redistribute it
    and/or modify it under the terms of the GNU General Public
-- License as published by the Free Software Foundation,
-- either version 3 of the License, or (at your option)
-- any later version.
    any later version.
-- This program is distributed in the hope that it will
    be useful, but WITHOUT ANY WARRANTY; without even the
-- implied warranty of MERCHANTABILITY or FITNESS FOR A
-- PARTICULAR PURPOSE. See the GNU General Public License
   for more details.
-- You should have received a copy of the GNU General
-- Public License along with this program. If not, see
    <http://www.gnu.org/licenses/>.
-- RAM arbiter and controller
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
use work.greta_pkg.all;
entity sdram is
  port(
              : in std_logic;
: in std_logic;
: out std_logic := '0';
    reset
    ready
    --- CLIENTS
              : in ram_bus;
: out std_logic;
    fast
    fast_ack
    disk : in ram_bus;
disk_ack : out std_logic
rdata : out bus_data;
                          std_logic;
    --- SDRAM
    SDRAM_CKE : out std_logic;
    SDRAM_nRAS : out std_logic;
    SDRAM_nCAS : out
SDRAM_nWE : out
                          std_logic;
                  : out
                          std_logic;
    SDRAM_UDQM : out
                         std_logic;
    SDRAM_LDQM : out
                          std_logic;
    SDRAM_BA : out std_logic_vector(1 downto 0);
SDRAM_A : out std_logic_vector(11 downto 0);
SDRAM_DQ : inout std_logic_vector(15 downto 0) :=
     (others => 'Z')
  );
end;
architecture rtl of sdram is
  constant NCLIENTS : integer := 2;
  constant AP : integer := 10;
  subtype init_counter_t is unsigned(14 downto 0);
  signal init_counter : init_counter_t := (others => '0');
```

```
subtype tick_t is unsigned(3 downto 0);
  signal tick : tick_t := (others => '0');
  subtype offset_t is unsigned(1 downto 0);
  signal offset : offset_t := (others => '0');
  type state_t is (INIT_NOP, INIT_PRE, INIT_AR, INIT_MRS,
  INIT_DONE);
  signal state : state_t := INIT_NOP;
  -- nRAS, nCAS, nWE
  subtype cmd_t is std_logic_vector(2 downto 0);
  constant CMD_MRS : cmd_t := "000";
constant CMD_AR : cmd_t := "001";
  constant CMD_AR
                     : cmd_t := "010";
  constant CMD_PRE
 constant CMD_ACT : cmd_t := "011";
constant CMD_WRITE : cmd_t := "100";
  constant CMD_READ : cmd_t := "101";
                     . cmd_t := "111";
  constant CMD_NOP
                       : cmd_t := CMD_NOP;
  signal cmd
  signal addr : bus_addr := (others => '0');
  signal nwe : bus_nwe := READ_WORD;
  signal refresh : std_logic := '0';
  signal acks : std_logic_vector(NCLIENTS - 1 downto 0) :=
    (others => '0');
  signal acks_pend : std_logic_vector(NCLIENTS - 1 downto 0) :=
    (others => '0');
  signal wdata : bus_data;
begin
-- psl default clock is rising_edge(clk);
-- psl assert
--
     always({state = INIT\_DONE \ and \ fast.req='1' \ and \ acks(0) = '0'}) \mid >
       {[*0 to 26]; acks(0)='1'});
-- psl assert
     always({state = INIT_DONE and disk.req='1' and acks(1) = '0'} /=>
       {[*0 to 44]; acks(1)='1'});
 SDRAM_nRAS <= cmd(2);
 SDRAM_nCAS <= cmd(1);
             <= cmd(0);
<= '1';
 SDRAM nWE
 SDRAM_CKE
 fast_ack <= acks(0);</pre>
  disk_ack <= acks(1);
  counters: process(clk)
  begin
    if rising_edge(clk) then
      -- Manage counters.
      if tick(tick'high) = '1' then
        tick <= (others => '0');
        offset <= offset + 1;
      else
       tick <= tick + 1;
      end if;
    end if:
  end process;
  state_machine: process(clk)
  begin
   if rising_edge(clk) then
```

```
cmd <= CMD_NOP;</pre>
acks <= (others => '0');
-- Sample read data. Only use together with the
-- distributed ack.
rdata <= SDRAM_DQ;
SDRAM_DQ <= (others => 'Z');
if reset = '1' then
 ready <= '0';
  init_counter <= (others => '0');
  -- NOP
  SDRAM_A <= (others => '0');
  SDRAM_A(AP) <= '1';
  SDRAM_BA <= (others => '0');
  SDRAM_UDQM <= '1';
  SDRAM_LDQM <= '1';
 state <= INIT_NOP;</pre>
else
 init_counter <= init_counter + 1;</pre>
  case state is
  when INIT_NOP =>
    if init\_counter(14 downto 12) = "111" then
      -- Anything greater than 200 us * 133.333 MHz
      cmd <= CMD_PRE;</pre>
      state <= INIT_PRE;</pre>
    end if;
  when INIT_PRE =>
    SDRAM_A(AP) <= '0';
    if init_counter(1) = '1' then
      -- "111000000000010"
      -- Pre lasts for 3 cycles.
      state <= INIT_AR;</pre>
    end if;
  when INIT_AR =>
    if init_counter(3 downto 0) = "0011" then
      -- "111000000000011"
      -- "111000000010011"
      -- "111000000100011"
      -- "111000000110011"
      -- "111000001000011"
      -- "111000001010011"
      -- "111000001100011"
      -- "111000001110011"
      cmd <= CMD_AR;</pre>
    end if;
    if init_counter(7) = '1' then
      cmd <= CMD_MRS;</pre>
      -- SDRAM_A is zero. Set bits according to MRS.
      -- CAS Latency 3.
      -- A(6) <= '0';
      SDRAM_A(5) <= '1';
      SDRAM_A(4) <= '1';
      -- Burst length 1.
      -- SDRAM_A(2) <= '0';
      -- SDRAM_A(1) <= '0';
      -- SDRAM_A(0) <= '0';
      state <= INIT_MRS;</pre>
    end if;
```

```
when INIT_MRS =>
 if init_counter(0) = '1' then
   state <= INIT_DONE;</pre>
  end if;
when INIT_DONE =>
  ready <= '1';
if nwe = WRITE_UPPER then</pre>
    SDRAM_UDQM <= '0';
SDRAM_LDQM <= '1';
  elsif nwe = WRITE_LOWER then
    SDRAM_UDQM <= '1';
    SDRAM_LDQM <= '0';
  else
    SDRAM_UDQM <= '0';
    SDRAM_LDQM <= '0';
  end if:
  -- Registered outputs
  case tick is
  when x"0" =>
    -- Transfer offset, tick, req => acks_pend.
    null;
  when x"1" =>
    -- ACT
    SDRAM_BA <= addr(22 downto 21);
    SDRAM_A <= addr(20 downto 9);
    if refresh = '0' then
     cmd <= CMD_ACT;</pre>
    else
     cmd <= CMD_AR;
    end if;
  when x"2" =>
    -- NOP
  when x"3" =>
   -- NOP
  when x"4" =>
    -- Auto Precharge
    SDRAM_A(AP) <= '1';
    SDRAM_A(7 downto 0) <= addr(8 downto 1);
    if refresh = '1' then
      -- NOP
    elsif nwe = READ_WORD then
      cmd <= CMD_READ;</pre>
      -- READ + AP
      SDRAM_DQ <= wdata;
      cmd <= CMD_WRITE;</pre>
    end if:
  when x"5" =>
    -- NOP
  when x"6" =>
    -- NOP
  when x"7" =>
   -- NOP
  when others =>
    -- NOP
    acks <= acks_pend;
   nwe <= READ_WORD;</pre>
  end case;
end case;
```

```
case offset is
         when "00" | "10" =>
           refresh <= '0';
addr <= fast.addr;
           wdata <= fast.wdata;
           if tick = 0 then
             acks_pend(0) <= fast.req;
             acks_pend(1) <= '0';
           end if;
           if tick = 1 and fast.req = '1' then
            nwe <= fast.nwe;</pre>
           end if;
         when "01" =>
           refresh <= '0';
           addr <= disk.addr;
           wdata <= disk.wdata;
           if tick = 0 then
            acks_pend(0) <= '0';
acks_pend(1) <= disk.req;
           end if;
           if tick = 1 and disk.req = '1' then
  nwe <= disk.nwe;</pre>
           end if;
         when others =>
           refresh <= '1';
           addr <= disk.addr;
           wdata <= disk.wdata;
acks_pend <= "00";</pre>
         end case;
       end if;
    end if;
  end process;
end;
```

### B.5 Fast RAM Controller

```
-- Copyright (C) 2013 Martin Åberg
-- This program is free software: you can redistribute it
   and/or modify it under the terms of the GNU General Public
-- License as published by the Free Software Foundation,
-- either version 3 of the License, or (at your option)
-- any later version.
   any later version.
-- This program is distributed in the hope that it will
   be useful, but WITHOUT ANY WARRANTY; without even the
-- implied warranty of MERCHANTABILITY or FITNESS FOR A
-- PARTICULAR PURPOSE. See the GNU General Public License
-- for more details.
-- You should have received a copy of the GNU General
-- Public License along with this program. If not, see
   <http://www.gnu.org/licenses/>.
-- Amiga Fast RAM
library ieee;
use ieee.std_logic_1164.all;
use work.greta_pkg.all;
entity fast is
 port(
               : in
                       std_logic;
   clk
               : in
                       std_logic;
    reset
           : in
                       std_logic;
                       bus_nwe;
    dev_select : out std_logic;
    addr : in
                         bus_addr;
    wdata
                : in
                        bus_data;
   rdata : out bus_data;
config_in : in std_logic;
config_out : out std_logic;
                : out
                       ram_bus;
    ram_ack : in
                        std_logic;
                       bus_data
    ram_rdata : in
  );
end;
architecture rtl of fast is
  type fast_state is (
    UNCONFIGURED, SHUT_UP_FOREVER, CONFIGURED, RAM_ACCESS
  signal state : fast_state := UNCONFIGURED;
  signal addr_autoconfig0 : boolean := false;
  signal addr_fast_ram : boolean := false;
  signal dev_select_reg : std_logic := '0';
  signal rom_rdata : std_logic_vector(15 downto 12);
  signal rdata_reg : bus_data := (others => '0');
signal addr_low7 : std_logic_vector(7 downto 0);
begin
```

```
process(clk)
begin
 if rising_edge(clk) then
    if reset = '1' then
      state <= UNCONFIGURED;</pre>
      ram.req <= '0';
    else
      case state is
      when UNCONFIGURED =>
          req = '1' and nwe(UPPER) = '0' and
          addr_autoconfig0 and config_in = '1'
          if is_autoconfig_reg(ec_ShutUp, addr) then
            state <= SHUT_UP_FOREVER;</pre>
          elsif is_autoconfig_reg(ec_BaseAddress, addr) then
            state <= CONFIGURED;</pre>
          end if;
        end if;
      when SHUT_UP_FOREVER =>
        null;
      when CONFIGURED =>
        if req = '1' and addr_fast_ram then
  ram.req <= '1';</pre>
          state <= RAM_ACCESS;
        end if:
      when RAM_ACCESS =>
        if ram_ack = '1' then
         ram.req <= '0';
state <= CONFIGURED;
        end if;
      end case;
    end if:
  end if;
end process;
-- Address comparator for the unconfigured device.
addr_autoconfig0 <= is_autoconfig(addr) and
                        get_autoconfig_slot(addr) = "000";
-- Address comparator for the configured device.
addr_fast_ram <= is_fast_ram(addr);
-- Register for rdata back to bus_interface.
process(clk)
begin
 if rising_edge(clk) then
    -- Create register stage for dev_select and rdata. This
    -- improves performance as the signals are heavy on logic
    -- and are used as output.
    if (addr_autoconfig0 and state = UNCONFIGURED and
    config_in = '1')
    or (addr_fast_ram and state /= UNCONFIGURED and
     state /= SHUT_UP_FOREVER)
      -- Selected for AUTOCONFIG or Fast RAM
      dev_select_reg <= '1';</pre>
      if state = UNCONFIGURED then
        -- Output AUTOCONFIG ROM data
```

```
rdata_reg(15 downto 12) <= rom_rdata;
         elsif ram_ack = '1' then
           -- Reload rdata when SDRAM has given us a read word.
           rdata_reg <= ram_rdata;
      else
        -- We must give zeroes out when not selected.
        dev_select_reg <= '0';
rdata_reg <= x"0000";</pre>
      end if;
    end if;
  end process;
  -- AUTOCONFIG ROM
  addr_low7 <= '0' & addr(6 downto 1) & '0';
  with addr_low7 select
    rom_rdata <=
      -- \textit{ERT\_MEMLIST} links memory into memory free list.
      (ERT_ZORROII or ERT_MEMLIST)
                                                    when x"00",
      (ERT_CHAINEDCONFIG or ERT_MEMSIZE_8MB) when x"02",
      not (FAST_PRODUCT_NUMBER)
                                                    when x"06",
      not (HACKER_MANUFACTURER(15 downto 12)) when x"10",
      not (HACKER_MANUFACTURER(11 downto 8)) when x"12", not (HACKER_MANUFACTURER(7 downto 4)) when x"14",
      not (HACKER_MANUFACTURER( 3 downto 0)) when x"16",
      "0000"
                                                    when x"40",
      "0000"
                                                     when x"42",
      "1111" when others;
 dev_select <= dev_select_reg;</pre>
 rdata <= rdata_reg;
config_out <= '0' when state = UNCONFIGURED else
    '1';</pre>
 ram.nwe <= nwe;
 ram.addr <= addr;</pre>
 ram.wdata <= wdata;
end;
```

## B.6 Disk Controller

```
-- Copyright (C) 2013 Martin Åberg
-- This program is free software: you can redistribute it
   and/or modify it under the terms of the GNU General Public
-- License as published by the Free Software Foundation,
-- either version 3 of the License, or (at your option)
-- any later version.
   any later version.
-- This program is distributed in the hope that it will
   be useful, but WITHOUT ANY WARRANTY; without even the
   implied warranty of MERCHANTABILITY or FITNESS FOR A
-- PARTICULAR PURPOSE. See the GNU General Public License
   for more details.
-- You should have received a copy of the GNU General
-- Public License along with this program. If not, see
    <http://www.gnu.org/licenses/>.
library ieee;
use ieee.std_logic_1164.all;
use work.greta_pkg.all;
entity disk is
  port(
             : in
    clk
                      std_logic;
                : in
                        std_logic;
    reset
    req : in nwe : in dev_select : out
                       std_logic;
                        bus_nwe;
                         std_logic;
    addr : in wdata : in
                         bus_addr;
                        bus_data;
    rdata
                : out
                        bus_data;
    config_in : in
                        std_logic;
    config_out : out std_logic;
                : out ram_bus;
    ram : out
ram_ack : in
ram_rdata : in
                        std_logic;
                         bus_data;
    --- SECURE DIGITAL (SPI)
    SPI_CLK : out std_logic;
SPI_nCS : out std_logic;
             : out std_logic;
: in std_logic
    SPI_DO
    SPI_DI
 );
end;
architecture rtl of disk is
  type disk_state is (
    UNCONFIGURED, SHUT_UP_FOREVER, CONFIGURED
  signal state : disk_state := UNCONFIGURED;
  signal addr_autoconfig_disk : boolean := false;
  signal dev_select_reg : std_logic := '0';
  signal rom_rdata : std_logic_vector(15 downto 12);
  signal disk_rdata : bus_data := x"c0de";
  signal rdata_reg : bus_data := (others => '0');
```

```
signal addr_low7 : std_logic_vector(7 downto 0);
  signal slot : std_logic_vector(2 downto 0) := "000";
begin
  SPI_CLK <= 'Z';
  SPI_nCS <= 'Z';
  SPI_DO <= 'Z';
  process(clk)
  begin
    if rising_edge(clk) then
      if reset = '1' then
       state <= UNCONFIGURED;</pre>
        ram.req <= '0';
        slot <= "000";
      else
        case state is
        when UNCONFIGURED =>
          if (
            req = '1' and nwe(UPPER) = '0' and
            addr_autoconfig_disk and config_in = '1'
          ) then
            if is\_autoconfig\_reg(ec\_ShutUp, addr) then
              state <= SHUT_UP_FOREVER;</pre>
            elsif is_autoconfig_reg(ec_BaseAddress, addr) then
              state <= CONFIGURED;</pre>
              slot <= wdata(10 downto 8);</pre>
            end if;
          end if;
        when SHUT_UP_FOREVER =>
          null:
        when CONFIGURED =>
          null:
        end case:
      end if;
    end if;
  end process:
  -- Address comparator for the unconfigured or configured
  -- device.
  addr_autoconfig_disk <= is_autoconfig(addr) and
                           get_autoconfig_slot(addr) = slot;
  -- Register for rdata back to bus_interface.
  process(clk)
  begin
    if rising_edge(clk) then
      -- Create register stage for dev_select and rdata. This
      -- improves performance as the signals are heavy on logic
      -- and are used as output.
      if (addr_autoconfig_disk and config_in = '1' and
       state /= SHUT_UP_FOREVER) then
        -- We are selected.
        dev_select_reg <= '1';</pre>
        if state = UNCONFIGURED then
          -- Output AUTOCONFIG ROM data
          rdata_reg(15 downto 12) <= rom_rdata;</pre>
        else
```

```
-- Reload rdata with disk register data.
           rdata_reg <= disk_rdata;
         end if;
       else
         -- We must give zeroes out when not selected.
         dev_select_reg <= '0';</pre>
        rdata_reg <= x"0000";
      end if;
    end if:
  end process;
  -- AUTOCONFIG ROM
  addr_low7 <= '0' & addr(6 downto 1) & '0';
  with addr_low7 select
    rom_rdata <=
       -- ERT_MEMLIST links memory into memory free list.
      (ERT_ZORROII)
                                                      when x"00",
       (ERT_CHAINEDCONFIG or ERT_MEMSIZE_64K) when x"02",
      not (DISK_PRODUCT_NUMBER)
                                                      when x"06",
      not (HACKER_MANUFACTURER(15 downto 12)) when x"10",
      not (HACKER_MANUFACTURER(11 downto 8)) when x"12", not (HACKER_MANUFACTURER(7 downto 4)) when x"14", not (HACKER_MANUFACTURER(3 downto 0)) when x"16",
       "0000"
                                                      when x"40",
       "0000"
                                                      when x"42",
       "1111" when others;
  dev_select <= dev_select_reg;</pre>
  rdata <= rdata_reg;
config_out <= '0' when state = UNCONFIGURED else</pre>
                    11;
 ram.nwe <= nwe;
 ram.addr <= addr;
 ram.wdata <= wdata;
end;
```

## Appendix C

## GNU Free Documentation License

Version 1.3, 3 November 2008 Copyright © 2000, 2001, 2002, 2007, 2008 Free Software Foundation, Inc.

<http://fsf.org/>

Everyone is permitted to copy and distribute verbatim copies of this license document, but changing it is not allowed.

#### Preamble

The purpose of this License is to make a manual, textbook, or other functional and useful document "free" in the sense of freedom: to assure everyone the effective freedom to copy and redistribute it, with or without modifying it, either commercially or noncommercially. Secondarily, this License preserves for the author and publisher a way to get credit for their work, while not being considered responsible for modifications made by others.

This License is a kind of "copyleft", which means that derivative works of the document must themselves be free in the same sense. It complements the GNU General Public License, which is a copyleft license designed for free software.

We have designed this License in order to use it for manuals for free software, because free software needs free documentation: a free program should come with manuals providing the same freedoms that the software does. But this License is not limited to software manuals; it can be used for any textual work, regardless of subject matter or whether it is published as a printed book. We recommend this License principally for works whose purpose is instruction or reference.

## 1. APPLICABILITY AND DEFINITIONS

This License applies to any manual or other work, in any medium, that contains a notice placed by the copyright holder saying it can be distributed under the terms of this License. Such a notice grants a world-wide, royalty-free license, unlimited in duration, to use that work under the conditions stated

herein. The "**Document**", below, refers to any such manual or work. Any member of the public is a licensee, and is addressed as "**you**". You accept the license if you copy, modify or distribute the work in a way requiring permission under copyright law.

A "Modified Version" of the Document means any work containing the Document or a portion of it, either copied verbatim, or with modifications and/or translated into another language.

A "Secondary Section" is a named appendix or a front-matter section of the Document that deals exclusively with the relationship of the publishers or authors of the Document to the Document's overall subject (or to related matters) and contains nothing that could fall directly within that overall subject. (Thus, if the Document is in part a textbook of mathematics, a Secondary Section may not explain any mathematics.) The relationship could be a matter of historical connection with the subject or with related matters, or of legal, commercial, philosophical, ethical or political position regarding them.

The "Invariant Sections" are certain Secondary Sections whose titles are designated, as being those of Invariant Sections, in the notice that says that the Document is released under this License. If a section does not fit the above definition of Secondary then it is not allowed to be designated as Invariant. The Document may contain zero Invariant Sections. If the Document does not identify any Invariant Sections then there are none.

The "Cover Texts" are certain short passages of text that are listed, as Front-Cover Texts or Back-Cover Texts, in the notice that says that the Document is released under this License. A Front-Cover Text may be at most 5 words, and a Back-Cover Text may be at most 25 words.

A "Transparent" copy of the Document means a machine-readable copy, represented in a format whose specification is available to the general public, that is suitable for revising the document straightforwardly with generic text editors or (for images composed of pixels) generic paint programs or (for drawings) some widely available drawing editor, and that is suitable for input to text formatters or for automatic translation to a variety of formats suitable for input to text formatters. A copy made in an otherwise Transparent file format whose markup, or absence of markup, has been arranged to thwart or discourage subsequent modification by readers is not Transparent. An image format is not Transparent if used for any substantial amount of text. A copy that is not "Transparent" is called "Opaque".

Examples of suitable formats for Transparent copies include plain ASCII without markup, Texinfo input format, LaTeX input format, SGML or XML using a publicly available DTD, and standard-conforming simple HTML, PostScript or PDF designed for human modification. Examples of transparent image formats include PNG, XCF and JPG. Opaque formats include proprietary formats that can be read and edited only by proprietary word processors, SGML or XML for which the DTD and/or processing tools are not generally available, and the machine-generated HTML, PostScript or PDF produced by some word processors for output purposes only.

The "**Title Page**" means, for a printed book, the title page itself, plus such following pages as are needed to hold, legibly, the material this License requires to appear in the title page. For works in formats which do not have any title page as such, "Title Page" means the text near the most prominent appearance of the work's title, preceding the beginning of the body of the text.

The "**publisher**" means any person or entity that distributes copies of the Document to the public.

A section "Entitled XYZ" means a named subunit of the Document whose title either is precisely XYZ or contains XYZ in parentheses following text that translates XYZ in another language. (Here XYZ stands for a specific section name mentioned below, such as "Acknowledgements", "Dedications", "Endorsements", or "History".) To "Preserve the Title" of such a section when you modify the Document means that it remains a section "Entitled XYZ" according to this definition.

The Document may include Warranty Disclaimers next to the notice which states that this License applies to the Document. These Warranty Disclaimers are considered to be included by reference in this License, but only as regards disclaiming warranties: any other implication that these Warranty Disclaimers may have is void and has no effect on the meaning of this License.

## 2. VERBATIM COPYING

You may copy and distribute the Document in any medium, either commercially or noncommercially, provided that this License, the copyright notices, and the license notice saying this License applies to the Document are reproduced in all copies, and that you add no other conditions whatsoever to those of this License. You may not use technical measures to obstruct or control the reading or further copying of the copies you make or distribute. However, you may accept compensation in exchange for copies. If you distribute a large enough number of copies you must also follow the conditions in section 3.

You may also lend copies, under the same conditions stated above, and you may publicly display copies.

## 3. COPYING IN QUANTITY

If you publish printed copies (or copies in media that commonly have printed covers) of the Document, numbering more than 100, and the Document's license notice requires Cover Texts, you must enclose the copies in covers that carry, clearly and legibly, all these Cover Texts: Front-Cover Texts on the front cover, and Back-Cover Texts on the back cover. Both covers must also clearly and legibly identify you as the publisher of these copies. The front cover must present the full title with all words of the title equally prominent and visible. You may add other material on the covers in addition. Copying with changes limited to the covers, as long as they preserve the title of the Document and satisfy these conditions, can be treated as verbatim copying in other respects.

If the required texts for either cover are too voluminous to fit legibly, you should put the first ones listed (as many as fit reasonably) on the actual cover, and continue the rest onto adjacent pages.

If you publish or distribute Opaque copies of the Document numbering more than 100, you must either include a machine-readable Transparent copy along with each Opaque copy, or state in or with each Opaque copy a computer-network location from which the general network-using public has access to download using public-standard network protocols a complete Transparent copy of the Document, free of added material. If you use the latter option, you must take reasonably prudent steps, when you begin distribution of Opaque copies

in quantity, to ensure that this Transparent copy will remain thus accessible at the stated location until at least one year after the last time you distribute an Opaque copy (directly or through your agents or retailers) of that edition to the public.

It is requested, but not required, that you contact the authors of the Document well before redistributing any large number of copies, to give them a chance to provide you with an updated version of the Document.

## 4. MODIFICATIONS

You may copy and distribute a Modified Version of the Document under the conditions of sections 2 and 3 above, provided that you release the Modified Version under precisely this License, with the Modified Version filling the role of the Document, thus licensing distribution and modification of the Modified Version to whoever possesses a copy of it. In addition, you must do these things in the Modified Version:

- A. Use in the Title Page (and on the covers, if any) a title distinct from that of the Document, and from those of previous versions (which should, if there were any, be listed in the History section of the Document). You may use the same title as a previous version if the original publisher of that version gives permission.
- B. List on the Title Page, as authors, one or more persons or entities responsible for authorship of the modifications in the Modified Version, together with at least five of the principal authors of the Document (all of its principal authors, if it has fewer than five), unless they release you from this requirement.
- C. State on the Title page the name of the publisher of the Modified Version, as the publisher.
- D. Preserve all the copyright notices of the Document.
- E. Add an appropriate copyright notice for your modifications adjacent to the other copyright notices.
- F. Include, immediately after the copyright notices, a license notice giving the public permission to use the Modified Version under the terms of this License, in the form shown in the Addendum below.
- G. Preserve in that license notice the full lists of Invariant Sections and required Cover Texts given in the Document's license notice.
- H. Include an unaltered copy of this License.
- I. Preserve the section Entitled "History", Preserve its Title, and add to it an item stating at least the title, year, new authors, and publisher of the Modified Version as given on the Title Page. If there is no section Entitled "History" in the Document, create one stating the title, year, authors, and publisher of the Document as given on its Title Page, then add an item describing the Modified Version as stated in the previous sentence.

- J. Preserve the network location, if any, given in the Document for public access to a Transparent copy of the Document, and likewise the network locations given in the Document for previous versions it was based on. These may be placed in the "History" section. You may omit a network location for a work that was published at least four years before the Document itself, or if the original publisher of the version it refers to gives permission.
- K. For any section Entitled "Acknowledgements" or "Dedications", Preserve the Title of the section, and preserve in the section all the substance and tone of each of the contributor acknowledgements and/or dedications given therein.
- L. Preserve all the Invariant Sections of the Document, unaltered in their text and in their titles. Section numbers or the equivalent are not considered part of the section titles.
- M. Delete any section Entitled "Endorsements". Such a section may not be included in the Modified Version.
- N. Do not retitle any existing section to be Entitled "Endorsements" or to conflict in title with any Invariant Section.
- O. Preserve any Warranty Disclaimers.

If the Modified Version includes new front-matter sections or appendices that qualify as Secondary Sections and contain no material copied from the Document, you may at your option designate some or all of these sections as invariant. To do this, add their titles to the list of Invariant Sections in the Modified Version's license notice. These titles must be distinct from any other section titles.

You may add a section Entitled "Endorsements", provided it contains nothing but endorsements of your Modified Version by various parties—for example, statements of peer review or that the text has been approved by an organization as the authoritative definition of a standard.

You may add a passage of up to five words as a Front-Cover Text, and a passage of up to 25 words as a Back-Cover Text, to the end of the list of Cover Texts in the Modified Version. Only one passage of Front-Cover Text and one of Back-Cover Text may be added by (or through arrangements made by) any one entity. If the Document already includes a cover text for the same cover, previously added by you or by arrangement made by the same entity you are acting on behalf of, you may not add another; but you may replace the old one, on explicit permission from the previous publisher that added the old one.

The author(s) and publisher(s) of the Document do not by this License give permission to use their names for publicity for or to assert or imply endorsement of any Modified Version.

### 5. COMBINING DOCUMENTS

You may combine the Document with other documents released under this License, under the terms defined in section 4 above for modified versions, provided that you include in the combination all of the Invariant Sections of all

of the original documents, unmodified, and list them all as Invariant Sections of your combined work in its license notice, and that you preserve all their Warranty Disclaimers.

The combined work need only contain one copy of this License, and multiple identical Invariant Sections may be replaced with a single copy. If there are multiple Invariant Sections with the same name but different contents, make the title of each such section unique by adding at the end of it, in parentheses, the name of the original author or publisher of that section if known, or else a unique number. Make the same adjustment to the section titles in the list of Invariant Sections in the license notice of the combined work.

In the combination, you must combine any sections Entitled "History" in the various original documents, forming one section Entitled "History"; likewise combine any sections Entitled "Acknowledgements", and any sections Entitled "Dedications". You must delete all sections Entitled "Endorsements".

## 6. COLLECTIONS OF DOCUMENTS

You may make a collection consisting of the Document and other documents released under this License, and replace the individual copies of this License in the various documents with a single copy that is included in the collection, provided that you follow the rules of this License for verbatim copying of each of the documents in all other respects.

You may extract a single document from such a collection, and distribute it individually under this License, provided you insert a copy of this License into the extracted document, and follow this License in all other respects regarding verbatim copying of that document.

# 7. AGGREGATION WITH INDEPENDENT WORKS

A compilation of the Document or its derivatives with other separate and independent documents or works, in or on a volume of a storage or distribution medium, is called an "aggregate" if the copyright resulting from the compilation is not used to limit the legal rights of the compilation's users beyond what the individual works permit. When the Document is included in an aggregate, this License does not apply to the other works in the aggregate which are not themselves derivative works of the Document.

If the Cover Text requirement of section 3 is applicable to these copies of the Document, then if the Document is less than one half of the entire aggregate, the Document's Cover Texts may be placed on covers that bracket the Document within the aggregate, or the electronic equivalent of covers if the Document is in electronic form. Otherwise they must appear on printed covers that bracket the whole aggregate.

### 8. TRANSLATION

Translation is considered a kind of modification, so you may distribute translations of the Document under the terms of section 4. Replacing Invariant Sections with translations requires special permission from their copyright holders,

but you may include translations of some or all Invariant Sections in addition to the original versions of these Invariant Sections. You may include a translation of this License, and all the license notices in the Document, and any Warranty Disclaimers, provided that you also include the original English version of this License and the original versions of those notices and disclaimers. In case of a disagreement between the translation and the original version of this License or a notice or disclaimer, the original version will prevail.

If a section in the Document is Entitled "Acknowledgements", "Dedications", or "History", the requirement (section 4) to Preserve its Title (section 1) will typically require changing the actual title.

## 9. TERMINATION

You may not copy, modify, sublicense, or distribute the Document except as expressly provided under this License. Any attempt otherwise to copy, modify, sublicense, or distribute it is void, and will automatically terminate your rights under this License.

However, if you cease all violation of this License, then your license from a particular copyright holder is reinstated (a) provisionally, unless and until the copyright holder explicitly and finally terminates your license, and (b) permanently, if the copyright holder fails to notify you of the violation by some reasonable means prior to 60 days after the cessation.

Moreover, your license from a particular copyright holder is reinstated permanently if the copyright holder notifies you of the violation by some reasonable means, this is the first time you have received notice of violation of this License (for any work) from that copyright holder, and you cure the violation prior to 30 days after your receipt of the notice.

Termination of your rights under this section does not terminate the licenses of parties who have received copies or rights from you under this License. If your rights have been terminated and not permanently reinstated, receipt of a copy of some or all of the same material does not give you any rights to use it.

## 10. FUTURE REVISIONS OF THIS LICENSE

The Free Software Foundation may publish new, revised versions of the GNU Free Documentation License from time to time. Such new versions will be similar in spirit to the present version, but may differ in detail to address new problems or concerns. See http://www.gnu.org/copyleft/.

Each version of the License is given a distinguishing version number. If the Document specifies that a particular numbered version of this License "or any later version" applies to it, you have the option of following the terms and conditions either of that specified version or of any later version that has been published (not as a draft) by the Free Software Foundation. If the Document does not specify a version number of this License, you may choose any version ever published (not as a draft) by the Free Software Foundation. If the Document specifies that a proxy can decide which future versions of this License can be used, that proxy's public statement of acceptance of a version permanently authorizes you to choose that version for the Document.

### 11. RELICENSING

"Massive Multiauthor Collaboration Site" (or "MMC Site") means any World Wide Web server that publishes copyrightable works and also provides prominent facilities for anybody to edit those works. A public wiki that anybody can edit is an example of such a server. A "Massive Multiauthor Collaboration" (or "MMC") contained in the site means any set of copyrightable works thus published on the MMC site.

"CC-BY-SA" means the Creative Commons Attribution-Share Alike 3.0 license published by Creative Commons Corporation, a not-for-profit corporation with a principal place of business in San Francisco, California, as well as future copyleft versions of that license published by that same organization.

"Incorporate" means to publish or republish a Document, in whole or in part, as part of another Document.

An MMC is "eligible for relicensing" if it is licensed under this License, and if all works that were first published under this License somewhere other than this MMC, and subsequently incorporated in whole or in part into the MMC, (1) had no cover texts or invariant sections, and (2) were thus incorporated prior to November 1, 2008.

The operator of an MMC Site may republish an MMC contained in the site under CC-BY-SA on the same site at any time before August 1, 2009, provided the MMC is eligible for relicensing.

# ADDENDUM: How to use this License for your documents

To use this License in a document you have written, include a copy of the License in the document and put the following copyright and license notices just after the title page:

Copyright © YEAR YOUR NAME. Permission is granted to copy, distribute and/or modify this document under the terms of the GNU Free Documentation License, Version 1.3 or any later version published by the Free Software Foundation; with no Invariant Sections, no Front-Cover Texts, and no Back-Cover Texts. A copy of the license is included in the section entitled "GNU Free Documentation License".

If you have Invariant Sections, Front-Cover Texts and Back-Cover Texts, replace the "with . . . Texts." line with this:

with the Invariant Sections being LIST THEIR TITLES, with the Front-Cover Texts being LIST, and with the Back-Cover Texts being LIST.

If you have Invariant Sections without Cover Texts, or some other combination of the three, merge those two alternatives to suit the situation.

If your document contains nontrivial examples of program code, we recommend releasing these examples in parallel under your choice of free software license, such as the GNU General Public License, to permit their use in free software.

## Bibliography

- [1] Commodore Business Machines, Commodore A500/A2000 Techincal Reference Manual. 1986, 1987.
- [2] Richard Stallman, Roland Pesch, Stan Shebbs, et al, *Debugging with GDB:* The GNU Source-Level Debugger. Free Software Foundation, 10th Edition, 2014. http://www.gnu.org/software/gdb/documentation/
- [3] Motorola, Inc, M68000 User's Manual. Prentice-Hall, Inc, 8th Edition, 1990.