

# FRDM-i.MX 93 Development Board

#### Table of Content

| Page 1  | Cover               |
|---------|---------------------|
| Page 2  | BLOCK DIAGRAM       |
| Page 3  | PWR TREE            |
| Page 4  | CPU PWR             |
| Page 5  | LPDDR4/X            |
| Page 6  | CPU IO/PHY          |
| Page 7  | CPU MISC            |
| Page 8  | eMMC                |
| Page 9  | BOOT CFG            |
| Page 10 | PMIC                |
| Page 11 | SYS PWR             |
| Page 12 | USB PD              |
| Page 13 | USB2 C              |
| Page 14 | ENET1               |
| Page 15 | ENET2               |
| Page 16 | LVDS to HDMI        |
| Page 17 | MIPI DSI/MIPI CSI   |
| Page 18 | M.2                 |
| Page 19 | WIFI&BT&802.15.4    |
| Page 20 | EXP/MicroSD/ADC     |
| Page 21 | DEBUG/RTC/USB A/CAN |
| Page 22 | NOTE                |
| Page 23 | IOMUX               |

- Interrupted lines coded with the same letter or letter combinations are electrically connected.
- 2. Device type number is for reference only. The number varies with the manufacturer.
- 3. Special signal usage:
  - \_B Denotes Active-Low Signal
  - or [] Denotes Vectored Signals
- 4. Interpret diagram in accordance with American National Standards Institute specifications, current revision, with the exception of logic block symbology.

#### **Preliminary - Subject to Change without Notice!**

This board was designed for maximum flexibility in software development and demonstrates multiple functions possible with i.MX processors. Although best design practices have been applied, some areas may not be suitable for a mass-production design.

#### **Revision History**

| Rev. Code | Date       | Ву      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α         | 2024-05-16 | FORLINX | Initial version.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| В         | 2024-06-19 | FORLINX | P13 power supply network VSD3V3 reconnected. PHYL_LED1_CFG_LD00 Network Dropdown. Correct VDD_3V to VDD_3V3. Modify the default up and down status of ENET1 and ENET2 indicator lights. I2C3 multiplexing pin modified to GPI0_IO28 and GPI0_IO29. Assemble R2832, R2834, R2836, R2838 and remove R2833, R2835, R2837, R2839. Correct U719 IT6263 P14 network name to PCADR. U732 changed from SGM2526 to SGM2575. U733 P4 VCP pulled up to VIN through a 10K resistor. Assemble R2585 and change R2588 to a 20K. R3042, R3043 changed to 1MΩ. |
| B1        | 2024-10-10 | NXP     | Send to release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| N                    |             | Microcontroller Product Group<br>6501 William Cannon Drive West<br>Austin, TX 78735-8598                                                               |           |
|----------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                      | ture in who | proprietary to NXP and shall not be used for engineering design<br>le or in part without the express written permission of NXP Semi<br>Classification: |           |
| Designer:<br>FORLINX | Drawin      | FRDM-IMX93                                                                                                                                             |           |
| Drawn by:<br>FORLINX | Page T      | Title and Rev History                                                                                                                                  |           |
| Approved:<br>NXP SE  | Size<br>C   | Document Number<br>SCH-94611 PDF: SPF-94611                                                                                                            | Rev<br>B1 |
|                      | Date:       | Thursday October 10, 2024   Sheet 1 of                                                                                                                 | 23        |



### i.MX93 PWR



|                      | <b>(</b> P  | 6501 W<br>Austin,                                                                             | controller I<br>illiam Cannon Dr<br>IX 78735-8598 | ive West    |    |    |    |                       |
|----------------------|-------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------|-------------|----|----|----|-----------------------|
|                      | cture in wh | n proprietary to NXP an<br>ole or in part without the<br>Classification:<br>g Title:<br>FRDM- | express written                                   |             |    |    |    | ors.<br>< <u>PUBI</u> |
| Drawn by:<br>FORLINX | Page 1      | itle:<br>CPU PW                                                                               | R                                                 |             |    |    |    |                       |
| Approved:<br>NXP SE  | Size<br>C   | Document Number                                                                               | SCH-94611 P                                       | DF: SPF-946 | 11 |    |    | Rev<br>B1             |
|                      | Date:       | Thursday, October 1                                                                           | 0, 2024                                           | Sheet       | 4  | of | 23 |                       |

# LPDDR4/X



#### LPDDR4X: 2GB (x16)





# Power Supply Voltage Sequence:

RESET\_n is held LOW. VDD1 >= VDD2 VDD2 >= VDDQ-200mV

Power ramp duration tINITO (Tb-Ta) must not exceed 20ms.

|                                                             | XP                 |                                                          | ntroller Product (<br>m Cannon Drive West<br>78735-8598 | Group |               |
|-------------------------------------------------------------|--------------------|----------------------------------------------------------|---------------------------------------------------------|-------|---------------|
|                                                             |                    | n proprietary to NXP and shole or in part without the ex |                                                         |       | onductors.    |
|                                                             |                    |                                                          |                                                         |       |               |
| NXP SEMICON                                                 | IDUCTORS<br>Drawin | Classification:                                          | <fcp></fcp>                                             | Α     | <pubi></pubi> |
| Designer:                                                   | IDUCTORS<br>Drawin |                                                          |                                                         | Α     | <pubi></pubi> |
| NXP SEMICON<br>Designer:<br>FORLINX<br>Drawn by:<br>FORLINX | Drawin<br>Page T   | FRDM-IN                                                  |                                                         | A     | <pubi></pubi> |

# i.MX93 10/PHY











Microcontroller Product Group

6501 William Cannon Drive West
Auslin, TX 78758-6588

This document contains information proprietary to NXP and thail not be used for engineering design, procurement or manufacture in whole or in part without the express written permission of NXP Semiconductors.

© NXP SEMICONDUCTORS

Classification:

Classification:

FRDM-IMX93

Drawing Title:

FRDM-IMX93

Drawing Title:

FRDM-IMX93

Drawing Title:

FRDM-IMX93

Drawing Size

Document Number

SCH-94611 PDF: SPF-94611

Bit Port Size

NXP SE

C

SCH-94611 PDF: SPF-94611

Bit Port Size

SCH-94611 PDF: SPF-94611

Bit Port Size

SCH-94611

Bit Port Size

SCH-

## i.MX93 MISC



|                      | XP             | 6501 Willia           | ontroller Product (<br>am Cannon Drive West<br>78735-8598    | Group |                     |
|----------------------|----------------|-----------------------|--------------------------------------------------------------|-------|---------------------|
| procurement or man   | ufacture in wh |                       | shall not be used for engine<br>express written permission o |       | nductors.           |
| O NXP SEMICON        | IDUCTORS       | Classification:       | <fcp></fcp>                                                  | Α     | <pub< th=""></pub<> |
| Designer:<br>FORLINX | Drawin         | g Title:<br>FRDM-11   | MX93                                                         |       |                     |
| Drawn by:<br>FORLINX | Page 1         | CPU MISC              |                                                              |       |                     |
| Approved:<br>NXP SE  | Size<br>C      | Document Number       | SCH-94611 PDF: SPF-946                                       | 511   | Rev<br>B1           |
|                      | Date:          | Thursday, October 10. | 2024 Sheet                                                   | 7 of  | 23                  |

#### FLASH: eMMC <5.1>





|                      | XP              |                                  | roller Product (<br>Cannon Drive West<br>35-8598 | Group |           |
|----------------------|-----------------|----------------------------------|--------------------------------------------------|-------|-----------|
|                      | nufacture in wh | ole or in part without the expre |                                                  |       | nductors. |
| Designer:<br>FORLINX | Drawin          |                                  |                                                  |       | - Cr Obio |
| Drawn by:<br>FORLINX | Page 1          | itle:<br>eMMC                    |                                                  |       |           |
| Approved:<br>NXP SE  | Size<br>C       | Document Number<br>SCH           | -94611 PDF: SPF-946                              | 11    | Rev<br>B1 |

## **Boot Mode and CFG Switch**

#### i.MX93 BOOT MODE

| 1.111/1/0 00   | OTHODE                   |                             |                                              |
|----------------|--------------------------|-----------------------------|----------------------------------------------|
| BOOT_MODE[3:0] | BOOT CORE                | BOOT DEVICE                 | COMMENT                                      |
| 0000           | Cortex-A55               | From internal fuses         |                                              |
| 0001           | Cortex-A55               | Serial Downloader           | USB1/2                                       |
| 0010           | Cortex-A55               | USDHC1 8-bit eMMC 5.1       |                                              |
| 0011           | Cortex-A55               | USDHC2 4-bit SD3.0          |                                              |
| 0100           | Cortex-A55               | FlexSPI Serial NOR          | with SFDP (JESD-216) discoverable parameters |
| 0101           | Cortex-A55               | FlexSPI Serial NAND 2K page |                                              |
| 0110           | Cortex-A55               | Infinite Loop               |                                              |
| 0111           | Cortex-A55               | Test Mode                   |                                              |
| 1000           | Cortex-M33               | From internal fuses         | 1100.4                                       |
| 1001           | Cortex-M33               | Serial Downloader           | USB1                                         |
| 1010           | Cortex-M33               | USDHC1 8-bit eMMC 5.1       |                                              |
| 1011           | Cortex-M33               | USDHC2 4-bit SD3.0          | W 0500 (1500 040) II                         |
| 1100           | Cortex-M33               | FlexSPI Serial NOR          | with SFDP (JESD-216) discoverable parameters |
| 1101<br>1110   | Cortex-M33<br>Cortex-M33 | FlexSPI Serial NAND 2K page |                                              |
| 1111           | Cortex-M33               | Infinite Loop<br>Test Mode  |                                              |
| 1111           | OUI (EX-IVIOS            | I GOT INIONG                |                                              |



# 







For example, when Vn.x=0.3V, Vx.n=0.3V, and then board id is V2.1

### Board ID Vn.x

| Item   | Rup  | Rdown | ADC  | VOL  | VERSION |
|--------|------|-------|------|------|---------|
| LEVEL1 | DNP  | 100K  | 0    | ov   | VAx     |
| LEVEL2 | 100K | 20K   | 682  | 0.3V | VBx     |
| LEVEL3 | 100K | 51K   | 1365 | 0.6V | VCx     |
| LEVEL4 | 100K | 100K  | 2047 | 0.9V | VDx     |
| LEVEL5 | 100K | 200K  | 2730 | 1.2V | VEx     |
| LEVEL6 | 100K | 499K  | 3412 | 1.5V | VFx     |
| LEVEL7 | 100K | DNP   | 4095 | 1.8V | VGx     |

### Board ID Vx.n

| Item   | Rup  | Rdown | ADC  | VOL  | VERSION |
|--------|------|-------|------|------|---------|
| LEVEL1 | DNP  | 100K  | o    | ov   | Vx      |
| LEVEL2 | 100K | 20K   | 682  | 0.3V | Vx1     |
| LEVEL3 | 100K | 51K   | 1365 | 0.6V | Vx2     |
| LEVEL4 | 100K | 100K  | 2047 | 0.9V | Vx3     |
| LEVEL5 | 100K | 200K  | 2730 | 1.2V | Vx4     |
| LEVEL6 | 100K | 499K  | 3412 | 1.5V | Vx5     |
| LEVEL7 | 100K | DNP   | 4095 | 1.8V | Vx6     |

|                                   |                  |                                                                     | roller Product (            | aroup |                     |
|-----------------------------------|------------------|---------------------------------------------------------------------|-----------------------------|-------|---------------------|
|                                   |                  | 6501 William C<br>Austin, TX 787                                    | annon Drive West<br>35-8598 |       |                     |
|                                   |                  | n proprietary to NXP and shall<br>ble or in part without the expres |                             |       | onductors.          |
| NXP SEMICO                        | NDUCTORS         | Classification:                                                     | <fcp></fcp>                 | A     | <pub< th=""></pub<> |
|                                   |                  |                                                                     |                             |       |                     |
| Designer:                         | Drawin           |                                                                     |                             |       |                     |
|                                   | Drawin           | FRDM-IMX                                                            | (93                         |       |                     |
| Designer:<br>FORLINX<br>Drawn by: | Drawin<br>Page T | FRDM-IMX                                                            | (93                         |       |                     |
| Designer:<br>FORLINX              | Drawin           | FRDM-IMX                                                            | (93                         |       |                     |
| Designer:<br>FORLINX<br>Drawn by: | Drawin           | FRDM-IMX itle: BOOT CFG Document Number                             | (93<br>-94611 PDF: SPF-946  |       | Rev                 |









|                       |              | Microconti                                                         | roller Product (                                        | Group |                       |  |  |
|-----------------------|--------------|--------------------------------------------------------------------|---------------------------------------------------------|-------|-----------------------|--|--|
|                       |              | 6501 William Co<br>Austin, TX 7873                                 | 6501 William Cannon Drive West<br>Austin, TX 78735-8598 |       |                       |  |  |
| procurement or manufa | cture in who | proprietary to NXP and shall r<br>le or in part without the expres | s written permission o                                  |       |                       |  |  |
| O NXP SEMICONDU       | JCTORS       | Classification:                                                    | <fcp></fcp>                                             | A     | <pubi< th=""></pubi<> |  |  |
| Designer:             | Drawing      |                                                                    |                                                         |       |                       |  |  |
| FORLINX               |              | FRDM-IMX                                                           | 93                                                      |       |                       |  |  |
| Drawn by:             | Page Tr      | tle:                                                               |                                                         |       |                       |  |  |
| FORLINX               |              | USB PD                                                             |                                                         |       |                       |  |  |
|                       |              | Document Number                                                    |                                                         |       | Rev                   |  |  |
| Approved:             | Size         |                                                                    |                                                         |       |                       |  |  |
| Approved:<br>NXP SE   | Size<br>C    |                                                                    | 94611 PDF: SPF-946                                      | 11    | B1                    |  |  |



















### NOTE:

#### **I2C DEV TABLE**

| BOARD | PART                                     | DEVICE                                                 | 12C ADDR <7bit>                                                                            | PORT                                                                                        | SPEED AMUS From                                                | VOL                                  | DESCRIPTION                                                                           |                                                                                                    |                                                                                                                                  |
|-------|------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
|       | U719<br>P8<br>U748                       | IT6263<br>PCAL6408AHK                                  | 0x4C (0b'1001100x)<br>0x20 (0b'0100000x)                                                   | I2C1                                                                                        | 1MHz Fm+<br>400KHz<br>1MHz Fm+                                 | 3.3V<br>1.8V<br>1.8V                 | LVDS to HDMI<br>M.2 / NGFF KEY-E<br>IO EXP for IRQ/OUTPUT                             | IO EXP: PCAL6408AEX1Z                                                                              | 0x20 (0b'0100000x)                                                                                                               |
|       | U701<br>U725<br>U10                      | PCA9451AHN<br>PCAL6524HEAZ<br>AT24C256D                | 0x25 (0b'0100101x)<br>0x22 (0b'01000[10]x)<br>0x50 (0b'1010000x)                           | 12C2<br>  12C2                                                                              | 1MHz Fm+<br>1MHz Fm+<br>1MHz Fm+                               | 3.3V<br>3.3V<br>3.3V                 | PMIC<br>IO EXP for IRQ/OUTPUT<br>EEPROM                                               |                                                                                                    |                                                                                                                                  |
|       | U712<br>U705<br>U710<br>U740<br>P6<br>P7 | PTN5110NHQZ<br>PTN5110NHQZ<br>NX20P3483UK<br>PCF2131TF | 0x50 (0b'10100[00]x)<br>0x52 (0b'10100[10]x)<br>0x71 (0b'11100[01]x)<br>0x53 (0b'1010011x) | 2C3 / 2C1/4<br> 2C3 / 2C1/4 | 1MHz Fm+<br>1MHz Fm+<br>1MHz Fm+<br>400KHz<br>400KHz<br>400KHz | 3.3V<br>3.3V<br>3.3V<br>3.3V<br>3.3V | USB C PD PHY USB C PD PHY USB Load Switch Ext RTC MIPI CSI Camera CTP/LCD < MIPI DSI> | Camera: AR1335 Camera: AR0144 Ext ISP: AP1302 IO EXP: ADP5585ACPZ-01-R7 Display panel Touch: GT911 | 0x36 (0b'0110110x)<br>0x10 (0b'0010000x)<br>0x3C (0b'0111100x)<br>0x34 (0b'0110100x)<br>0x45 (0b'1000101x)<br>0x14 (0b'0010100x) |
|       |                                          |                                                        |                                                                                            |                                                                                             |                                                                |                                      |                                                                                       |                                                                                                    |                                                                                                                                  |

| N                    |               | 6501 W                     | Microcontroller Product Group 6501 William Cannon Drive West Austin. TX 78735-8598 |          |        |    |          |           |  |
|----------------------|---------------|----------------------------|------------------------------------------------------------------------------------|----------|--------|----|----------|-----------|--|
|                      | acture in who | ole or in part without the | e express written p                                                                |          | of NXP |    | conducti | ors.      |  |
| Designer:<br>FORLINX | Drawin        | Title:                     | -IMX93                                                                             | <u> </u> |        |    |          |           |  |
| Drawn by:<br>FORLINX | Page T        | itle:<br>NOTE              |                                                                                    |          |        |    |          |           |  |
| Approved:<br>NXP SE  | Size<br>C     | Document Number            | SCH-94611 PDF                                                                      | : SPF-94 | 1611   |    |          | Rev<br>B1 |  |
|                      | Date:         | Thursday, October          | 10, 2024                                                                           | Sheet    | 22     | of | 23       |           |  |

## i.MX93 IOMUX:

| PAD                                             | Alt0                                                                                                                                                          | Alt1                                                                                                                                                                                       | Alt2                                                                                                        | Alt3                                                                    | Alt4                                                                                 | Alt5                                                                                             | Alt6                                                                      | Alt7                                                                                                 | DEF MUX                                                                                                                                      | PS F | PE | IS |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|----|----|
| XTALI<br>XTALO<br>STBY REQ<br>ON_REQ<br>FF<br>B | bbsmmix.RTC bbsmmix.PMIC_STBY_REC bbsmmix.PMIC_ON_REQ bbsmmix.ONOFF bbsmmix.POR_B bbsmmix.TAMPER0                                                             |                                                                                                                                                                                            |                                                                                                             |                                                                         |                                                                                      |                                                                                                  |                                                                           |                                                                                                      | bbsmmix.RTC  ccmsrcgpcmix.PMIC_STBY_REQ bbsmmix.PMIC_ON_REQ bbsmmix.PON_FF  bbsmmix.POR_B bbsmmix.POR_B                                      |      |    |    |
| R0<br>R1<br>D00                                 | bbsmmix.TAMPER0<br>bbsmmix.TAMPER1<br>gpio2.IO[0]                                                                                                             | i2c3.SDA                                                                                                                                                                                   | isi.PCLK                                                                                                    | lcdif.PCLK                                                              | spi6.PCS0                                                                            | uart5.TX                                                                                         | i2c5.SDA                                                                  | flexio1.FLEXIO[0]                                                                                    | bbsmmix.TAMPER0<br>bbsmmix.TAMPER1<br>qpio2.IO[0]                                                                                            |      |    |    |
| 001                                             | gpio2.IO[1]<br>gpio2.IO[2]<br>gpio2.IO[3]<br>gpio2.IO[4]                                                                                                      | i2c3.SCL                                                                                                                                                                                   | isi.D[0]                                                                                                    | lcdif.DE<br>lcdif.VSYNC                                                 | spi6.SIN                                                                             | uart5.RX                                                                                         | i2c5.SCL                                                                  | flexio1.FLEXIO[1]                                                                                    | gpio2.IO(1)<br>gpio2.IO(1)<br>gpio2.IO(2)<br>gpio2.IO(3)<br>gpio2.IO(4)                                                                      |      |    |    |
| 003<br>004                                      | gpio2.IO[3]<br>gpio2.IO[4]                                                                                                                                    | i2c4.SCL<br>tpm3.CH0                                                                                                                                                                       | isi.LINE_VĀLID                                                                                              | lcdif.HSYNC<br>lcdif.D[0]                                               | spi6.SCK<br>spi7.PCS0                                                                | uart5.RTS_B<br>uart6.TX                                                                          | i2c6.SCL<br>i2c6.SDA                                                      | flexio1.FLEXIO[3]<br>flexio1.FLEXIO[4]                                                               | gpio2.IO[3]<br>gpio2.IO[4]                                                                                                                   |      |    |    |
| 005                                             | gpio2.IO[5]<br>gpio2.IO[6]<br>gpio2.IO[7]<br>gpio2.IO[8]<br>gpio2.IO[9]                                                                                       | ipm4.CH0<br>ipm5.CH0<br>spi3.PCS1<br>spi3.PCS0<br>spi3.FCS0                                                                                                                                | pdm.BIT_STREAM[0]<br>pdm.BIT_STREAM[1]                                                                      | Icdif.D[1]                                                              | spi7.SIN                                                                             | uart6.RX                                                                                         | i2c6.SCL                                                                  | flexio1.FLEXIO[5]                                                                                    | gpio2.10[5]<br>gpio2.10[6]<br>gpio2.10[7]<br>gpio2.10[8]<br>gpio2.10[9]                                                                      |      |    |    |
| 007<br>008<br>009                               | gpio2.IO[7]<br>gpio2.IO[8]                                                                                                                                    | spi3.PCS1<br>spi3.PCS0                                                                                                                                                                     | isi.D[1]<br>isi.D[2]<br>isi.D[3]                                                                            | Icdif.D[3]<br>Icdif.D[4]<br>Icdif.D[5]                                  | spi7.SCK<br>tpm6.CH0<br>tpm3.EXTCLK                                                  | uart6.RTS_B<br>uart7.TX<br>uart7.RX                                                              | 1207.SCL<br>1207.SCL<br>1207.SCL                                          | flexio1.FLEXIO[7]<br>flexio1.FLEXIO[8]<br>flexio1.FLEXIO[9]                                          | gpio2.IO[7]<br>gpio2.IO[8]                                                                                                                   |      |    |    |
| O09<br>O10                                      | gpio2.IO[9]<br>gpio2.IO[10]                                                                                                                                   | spi3.SIN<br>spi3.SOUT                                                                                                                                                                      | isi.D[3]<br>isi.D[4]<br>isi.D[5]                                                                            | lcdif.D[5]<br>lcdif.D[6]                                                | tpm3.EXTCLK<br>tpm4.EXTCLK                                                           | uart7.RX<br>uart7.CTS_B                                                                          | i2c7.SCL<br>i2c8.SDA                                                      | flexio1.FLEXIO[9]<br>flexio1.FLEXIO[10]                                                              | gpio2.IO[9]<br>gpio2.IO[10]                                                                                                                  |      |    |    |
| O10<br>O11<br>O12<br>O13                        | gpio2.IO[10]<br>gpio2.IO[11]<br>gpio2.IO[12]<br>gpio2.IO[13]                                                                                                  | spi3.SOUT<br>spi3.SCK<br>tpm3.CH2<br>tpm4.CH2                                                                                                                                              | isi.D[5]<br>pdm.BIT_STREAM[2]<br>pdm.BIT_STREAM[3]                                                          | lcdif.D[6]<br>lcdif.D[7]<br>lcdif.D[8]<br>lcdif.D[9]                    | tpm4.EXTCLK<br>tpm5.EXTCLK<br>spi8.PCS0<br>spi8.SIN                                  | uart7.CTS_B<br>uart7.RTS_B<br>uart8.TX_<br>uart8.TX_<br>uart8.RX                                 | i2c8.SDA<br>i2c8.SCL<br>i2c8.SDA<br>i2c8.SCL                              | flexio1.FLEXIO[10]<br>flexio1.FLEXIO[11]<br>sai3.RX SYNC<br>flexio1.FLEXIO[13]                       | gpio2.IO[3]<br>gpio2.IO[11]<br>gpio2.IO[12]<br>gpio2.IO[13]                                                                                  |      |    |    |
| 013<br>014                                      | gpio2.IO[13]<br>gpio2.IO[14]<br>gpio2.IO[15]                                                                                                                  | tpm4.CH2<br>uart3.TX                                                                                                                                                                       | isi.D[6]                                                                                                    | lcdif.D[9]                                                              | spi8.SIN<br>spi8.SOUT<br>spi8.SCK                                                    | uart8.RX<br>uart8.CTS_B<br>uart8.RTS_B                                                           | i2c8.SCL<br>uart4.TX                                                      | flexio1.FLEXIO[13]<br>flexio1.FLEXIO[14]                                                             | gpio2.IO[13]<br>gpio2.IO[14]                                                                                                                 |      |    |    |
| 014<br>015<br>016<br>017                        | gpio2.IO[15]<br>gpio2.IO[16]<br>gpio2.IO[17]                                                                                                                  | uart3.TX<br>uart3.TX<br>sai3.TX BCLK<br>sai3.MCLK                                                                                                                                          | isi.D[7]<br>pdm.BIT_STREAM[2]<br>isi.D[8]                                                                   | lcdif.D[10]<br>lcdif.D[11]<br>lcdif.D[12]<br>lcdif.D[13]                | uart3.CTS_B<br>uart3.RTS_B                                                           | spi4.PCS2<br>spi4.PCS1                                                                           | uart4.TX<br>uart4.RX<br>uart4.CTS_B<br>uart4.RTS_B                        | flexio1.FLEXIO[14]<br>flexio1.FLEXIO[15]<br>flexio1.FLEXIO[16]<br>flexio1.FLEXIO[17]                 | gpio2.IO(14)<br>gpio2.IO(15]<br>gpio2.IO(15)<br>gpio2.IO(17)                                                                                 |      |    |    |
| 018                                             | gpio2.IO[17]<br>gpio2.IO[18]                                                                                                                                  | sai3.RV_RCLK<br>sai3.RX_BCLK                                                                                                                                                               | ISI.D[9]                                                                                                    | lodif.D[14]                                                             | spi5.PCS0                                                                            | spi4.PCS0                                                                                        | tpm5.CH2<br>tpm6.CH2                                                      | flexio1.FLEXIO[17]<br>flexio1.FLEXIO[18]                                                             | gpio2.IO[17]<br>gpio2.IO[18]                                                                                                                 |      |    |    |
| IO18<br>IO19<br>IO20<br>IO21                    | gpio2.IO[18]<br>gpio2.IO[19]<br>gpio2.IO[20]<br>gpio2.IO[21]                                                                                                  | sai3.RX BCLK<br>sai3.RX SYNC<br>sai3.RX_DATA(0)<br>sai3.TX_DATA(0)                                                                                                                         | pdm.BII_STREAM[0]                                                                                           | lcdif.D[14]<br>lcdif.D[15]<br>lcdif.D[16]<br>lcdif.D[17]                | spi5.PCS0<br>spi5.SIN<br>spi5.SOUT<br>spi5.SCK                                       | spi4.PCS0<br>spi4.SIN<br>spi4.SOUT<br>spi4.SCK                                                   | tpm3.CH1                                                                  | flexio1.FLEXIO[18]<br>sai3.TX_DATA[0]<br>flexio1.FLEXIO[20]<br>sai3.RX_BCLK                          | gpio2.IO[18]<br>gpio2.IO[19]<br>gpio2.IO[20]<br>gpio2.IO[21]                                                                                 |      |    |    |
| O22<br>O23                                      | gpio2.IO[22]<br>gpio2.IO[23]                                                                                                                                  | usdhc3.CLK<br>usdhc3.CMD                                                                                                                                                                   | spdif1.IN<br>spdif1.OUT                                                                                     | Icdif.D[18]                                                             | tpm5.CH1<br>tpm6.CH1                                                                 | tpm6.EXTCLK                                                                                      | i2c5.SDA<br>i2c5.SCI                                                      | flexio1.FLEXIO[22]<br>flexio1 FLEXIO[23]                                                             | gpio2.IO[22]<br>gpio2.IO[22]                                                                                                                 |      |    |    |
| IO24<br>IO25<br>IO26                            | gpio2.IO[24]<br>gpio2.IO[25]                                                                                                                                  | usdhc3.CLK<br>usdhc3.CMD<br>usdhc3.DATA0<br>usdhc3.DATA1                                                                                                                                   | can2.TX<br>pdm.BIT_STREAM[1]                                                                                | lcdif.D[18]<br>lcdif.D[19]<br>lcdif.D[20]<br>lcdif.D[21]<br>lcdif.D[22] | tpm5.CH1<br>tpm6.CH1<br>tpm3.CH3<br>tpm4.CH3<br>tpm5.CH3                             | dap.TDO_TRACESWO<br>dap.TCLK_SWCLK<br>dap.TDI                                                    | i2c5.SDA<br>i2c5.SCL<br>spi6.PCS1<br>spi7.PCS1<br>spi8.PCS1               | flexio1.FLEXIO[22]<br>flexio1.FLEXIO[23]<br>flexio1.FLEXIO[24]<br>flexio1.FLEXIO[25]<br>sai3.TX_SYNC | giola: O(21)<br>giola: O(22)<br>giola: O(23)<br>giola: O(24)<br>giola: O(24)<br>giola: O(25)<br>giola: O(27)<br>giola: O(27)<br>giola: O(28) |      |    |    |
| O26<br>O27                                      | gpio2.IO[24]<br>gpio2.IO[25]<br>gpio2.IO[26]<br>gpio2.IO[27]<br>gpio2.IO[28]                                                                                  | usdhc3.DATA2<br>usdhc3.DATA3<br>i2c3.SDA                                                                                                                                                   | pdm.BIT_STREAM[1]<br>can2.RX                                                                                | lcdif.D[22]<br>lcdif.D[23]                                              | tpm5.CH3<br>tpm6.CH3                                                                 | dap.TDI<br>dap.TMS_SWDIO                                                                         | spi8.PCS1<br>spi5.PCS1                                                    | sai3.TX_SYNC<br>flexio1.FLEXIO[27]                                                                   | gpio2.IO[26]<br>gpio2.IO[27]                                                                                                                 |      |    |    |
| IO26<br>IO27<br>IO28<br>IO29<br>CLKO1           | gpio2.IO[28]<br>gpio2.IO[29]<br>ccmsrcgpcmix.CLKO1                                                                                                            | i2c3.SDA<br>i2c3.SCL                                                                                                                                                                       |                                                                                                             | ' '                                                                     |                                                                                      | _                                                                                                |                                                                           | flexio1.FLEXIO[27]<br>flexio1.FLEXIO[28]<br>flexio1.FLEXIO[29]                                       | gpio2.IO[28]<br>gpio2.IO[29]                                                                                                                 |      |    |    |
| CLKO1<br>CLKO2<br>CLKO3                         | ccmsrcgpcmix.CLKO1<br>ccmsrcgpcmix.CLKO2<br>ccmsrcgpcmix.CLKO3                                                                                                |                                                                                                                                                                                            |                                                                                                             |                                                                         | flexio1.FLEXIO[26]<br>flexio1.FLEXIO[27]<br>flexio2.FLEXIO[28]                       | gpio3.IO[26]<br>gpio3.IO[27]<br>gpio4.IO[28]                                                     |                                                                           |                                                                                                      | gpio2.IO[29]<br>ccmsrcgpcmix.CLKO1<br>ccmsrcgpcmix.CLKO2<br>gpio4.IO[28]                                                                     |      |    |    |
| CLKO4                                           | ccmsrcgpcmix.CLKO4                                                                                                                                            |                                                                                                                                                                                            |                                                                                                             | 0 TV                                                                    | flexio2.FLEXIO[28]<br>flexio2.FLEXIO[29]<br>flexio2.FLEXIO[30]                       | gpio4.IO[28]<br>gpio4.IO[29]<br>gpio3.IO[28]                                                     | dE DV                                                                     |                                                                                                      | gpio4.IO[29]                                                                                                                                 |      |    |    |
| MS_SWDIO                                        | dap.TMS_SWDIO                                                                                                                                                 | mqs2.LEFT                                                                                                                                                                                  |                                                                                                             | can2.TX                                                                 | flexio2.FLEXIO[30]<br>flexio2.FLEXIO[31]<br>flexio1.FLEXIO[30]                       | gpio3.IO[28]<br>gpio3.IO[29]<br>gpio3.IO[30]                                                     | uart5.RX<br>uart5.RTS_B<br>uart5.CTS_B                                    |                                                                                                      | dap.TMS_SWDIO                                                                                                                                |      |    |    |
| MS_SWDIO<br>CLK_SWCLK<br>DO_TRACESWO<br>MDC     | dap.TMS SWDIO dap.TCLK SWCLK dap.TDO_TRACESWO enet_qos.MDC enet_qos.MDIO enet_qos.RGMII_TD3 enet_qos.RGMII_TD3                                                | mqs2.RIGHT                                                                                                                                                                                 | i3c2 SCI                                                                                                    | can2.RX                                                                 | flexio1.FLEXIO[31]                                                                   | gpio3.IO[30]<br>gpio3.IO[31]<br>gpio4.IO[0]                                                      | uart5.CTS_B<br>uart5.TX                                                   |                                                                                                      | dap. TMS sWDIO<br>dap. TCLK SWCILK<br>dap. TCLK SWCILK<br>dap. TDO TRACESWO<br>gplo4.10[0]<br>gplo4.10[1]<br>gplo4.10[2]<br>gplo4.10[2]      |      |    |    |
| MDIO<br>TD3<br>TD2                              | enet_qos.MDIO<br>enet_qos.RGMII_TD3                                                                                                                           | uart3.RIN_B                                                                                                                                                                                | i3c2.SCL<br>i3c2.SDA<br>can2.TX<br>can2.RX                                                                  | usb1.OTG_ID<br>usb1.OTG_PWR<br>usb2.OTG_ID<br>usb2.OTG_OC               | flexio2.FLEXIO[0]<br>flexio2.FLEXIO[1]<br>flexio2.FLEXIO[2]<br>flexio2.FLEXIO[3]     | gpio3.IO[31]<br>gpio4.IO[0]<br>gpio4.IO[1]<br>gpio4.IO[2]<br>gpio4.IO[3]                         |                                                                           |                                                                                                      | gpio4.IO[1]<br>gpio4.IO[2]                                                                                                                   |      |    |    |
| TD2<br>TD1                                      | enet_qos.RGMII_TD2<br>enet_qos.RGMII_TD1                                                                                                                      | enet_qos.TX_CLK/.ENET_REF_CLK_ROOT<br>uart3.RTS_B                                                                                                                                          | can2.RX<br>i3c2.PUR                                                                                         | usb2.OTG_OC<br>usb1.OTG_OC                                              |                                                                                      | gpio4.IO[3]<br>gpio4.IO[4]                                                                       | i3c2.PUR B                                                                |                                                                                                      | gpio4.IO[3]<br>gpio4.IO[4]                                                                                                                   |      |    |    |
| TD1<br>TD0<br>TX CTL                            | enet_qos.RGMII_TD1<br>enet_qos.RGMII_TD0<br>enet_qos.RGMII_TX_CTL<br>enet_qos.RGMII_TXC                                                                       |                                                                                                                                                                                            | ISSEL OF                                                                                                    | 4351.514_55                                                             | flexio2.FLEXIO[5]<br>flexio2.FLEXIO[6]<br>flexio2.FLEXIO[7]                          | gpio4.IO[4]<br>gpio4.IO[5]<br>gpio4.IO[6]<br>gpio4.IO[7]                                         | IOUE.I GIT_D                                                              |                                                                                                      | gpio4.IO[4]<br>gpio4.IO[5]<br>gpio4.IO[6]<br>gpio4.IO[7]                                                                                     |      |    |    |
| TX CTL<br>TXC<br>RX CTL<br>RXC                  | enet_qos.RGMII_TXC<br>enet_qos.RGMII_RX_CTL                                                                                                                   | uart3.DTR_B<br>enet_qos.TX_ER<br>uart3.DSR_B                                                                                                                                               |                                                                                                             | usb2.OTG PWR                                                            | I flexio2 ELEXIOI81                                                                  | gpio4.IO[7]<br>gpio4.IO[8]                                                                       |                                                                           |                                                                                                      | gpio4.IO[7]<br>gpio4.IO[8]                                                                                                                   |      |    |    |
| RXC<br>RD0<br>RD1                               | enet_qos.RGMII_TXC<br>enet_qos.RGMII_RX_CTL<br>enet_qos.RGMII_RXC<br>enet_qos.RGMII_RD0<br>enet_qos.RGMII_RD1                                                 | enet_qos.RX_ER<br>uart3.RX<br>uart3.CTS_B                                                                                                                                                  |                                                                                                             | _                                                                       | flexio2.FLEXIO[9]<br>flexio2.FLEXIO[10]<br>flexio2.FLEXIO[11]                        | gpio4.IO[8]<br>gpio4.IO[9]<br>gpio4.IO[10]<br>gpio4.IO[11]                                       |                                                                           |                                                                                                      | gpio4.IO(8)<br>gpio4.IO(9)<br>gpio4.IO(10)<br>gpio4.IO(11)                                                                                   |      |    |    |
|                                                 | enet_qos.RGMII_RD1<br>enet_qos.RGMII_RD2                                                                                                                      | uart3.CTS_B                                                                                                                                                                                |                                                                                                             | lptmr2.ALT1<br>lptmr2.ALT2<br>lptmr2.ALT3                               |                                                                                      | gpio4.IO[11]<br>gpio4.IO[12]                                                                     |                                                                           |                                                                                                      | gpio4.IO[11]<br>gpio4.IO[12]                                                                                                                 |      |    |    |
| RD3<br>MDC<br>MDIO                              | enet_qos.RGMII_RD2<br>enet_qos.RGMII_RD3<br>enet2.MDC<br>enet2.MDIO                                                                                           | uart4.DCB_B<br>uart4.RIN_B                                                                                                                                                                 | wakeupmix.flexspi_usdhc_tester_trigger<br>sai2.RX_SYNC<br>sai2.RX_BCLK                                      | ıptmr2.ALT3                                                             | flexio2.FLEXIO[13]<br>flexio2.FLEXIO[14]<br>flexio2.FLEXIO[15]                       | gpio4.IO[12]<br>gpio4.IO[13]<br>gpio4.IO[14]<br>gpio4.IO[15]                                     |                                                                           |                                                                                                      | gpio4.IO[12]<br>gpio4.IO[13]<br>gpio4.IO[14]<br>gpio4.IO[15]                                                                                 |      |    |    |
| MDIO<br>TD3                                     | enet2.MDIO<br>enet2.RGMII_TD3                                                                                                                                 |                                                                                                                                                                                            | sai2.RX_BCLK<br>sai2.RX_DATA[0]                                                                             |                                                                         | flexio2.FLEXIO[15]<br>flexio2.FLEXIO[16]<br>flexio2.FLEXIO[17]                       | gpio4.IO[15]<br>gpio4.IO[16]                                                                     |                                                                           |                                                                                                      | gpio4.IO[15]<br>gpio4.IO[16]                                                                                                                 |      |    |    |
| TD3<br>TD2<br>TD1                               | enet2.RGMII_TD3<br>enet2.RGMII_TD2<br>enet2.RGMII_TD1<br>enet2.RGMII_TD0<br>enet2.RGMII_TX_CTL                                                                | enet2.TX_CLK/ENET_REF_CLK_ROOT<br>uart4.RTS_B<br>uart4.TX_<br>uart4.DTR_B                                                                                                                  | sal2.RX DATA(0)<br>sal2.RX DATA(1)<br>sal2.RX DATA(1)<br>sal2.RX DATA(2)<br>sal2.RX DATA(3)<br>sal2.TX_SYNC |                                                                         | flexio2.FLEXIO[17]<br>flexio2.FLEXIO[18]<br>flexio2.FLEXIO[19]                       | gpio4.IO(16]<br>gpio4.IO(17]<br>gpio4.IO(18]<br>gpio4.IO(19]<br>gpio4.IO(20]                     |                                                                           |                                                                                                      | gpio4.IO(16<br>gpio4.IO(17)<br>gpio4.IO(18)<br>gpio4.IO(19)<br>gpio4.IO(20)                                                                  |      |    |    |
| TD0<br>TX_CTL                                   | enet2.RGMII_TX_CTL                                                                                                                                            | uart4.DTR_B                                                                                                                                                                                | Sai2.TX_SYNC                                                                                                |                                                                         |                                                                                      | gpio4.IO[19]<br>gpio4.IO[20]                                                                     |                                                                           |                                                                                                      | gpio4.IO[19]<br>gpio4.IO[20]                                                                                                                 |      |    |    |
| TXC<br>RX_CTL<br>RXC                            | enet2.RGMII_TXC<br>enet2.RGMII_RX_CTL<br>enet2.RGMII_RXC<br>enet2.RGMII_RD0                                                                                   | enet2.TX_ER<br>uart4.DSR_B<br>enet2.RX_ER<br>uart4.RX                                                                                                                                      | saiz.TX_BCLK<br>saiz.TX_DATA(0)<br>saiz.TX_DATA(1)<br>saiz.TX_DATA(2)                                       |                                                                         | flexio2.FLEXIO[21]<br>flexio2.FLEXIO[22]<br>flexio2.FLEXIO[23]<br>flexio2.FLEXIO[24] | gpio4.IO[21]<br>gpio4.IO[22]<br>gpio4.IO[23]                                                     |                                                                           |                                                                                                      | gpio4.IO[21]<br>gpio4.IO[22]<br>gpio4.IO[23]                                                                                                 |      |    |    |
| RXC<br>RD0<br>RD1                               | enet2.RGMII_RD0                                                                                                                                               | uart4.RX<br>spriif1 IN                                                                                                                                                                     | sai2.TX_DATA[2]<br>sai2.TX_DATA[3]                                                                          |                                                                         | flexio2.FLEXIO[23]                                                                   | gpio4.IO[23]<br>gpio4.IO[24]<br>gpio4.IO[25]                                                     |                                                                           |                                                                                                      | gpio4.IO[23]<br>gpio4.IO[24]<br>gpio4.IO[25]                                                                                                 |      |    |    |
| RD1<br>RD2<br>RD3<br>K                          | enet2.RGMII_RD1<br>enet2.RGMII_RD2<br>enet2.RGMII_RD3                                                                                                         | spdif1.IN<br>uart4.CTS_B<br>spdif1.OUT                                                                                                                                                     | sai2.TX_DATA[3]<br>sai2.MCLK<br>spdif1.IN                                                                   | mqs2.RIGHT<br>mqs2.LEFT                                                 | flexio2.FLEXIO[25]<br>flexio2.FLEXIO[26]<br>flexio2.FLEXIO[27]                       | gpio4.IO[25]<br>gpio4.IO[26]<br>gpio4.IO[27]                                                     |                                                                           |                                                                                                      | gpio4.IO[25]<br>gpio4.IO[26]<br>gpio4.IO[27]                                                                                                 |      |    |    |
| ik<br>MD                                        |                                                                                                                                                               |                                                                                                                                                                                            |                                                                                                             | que.eti i                                                               | flexio2.FLEXIO[27]<br>flexio1.FLEXIO[8]<br>flexio1.FLEXIO[9]                         | gpio4.IO[27]<br>gpio3.IO[8]<br>apio3.IO[9]                                                       |                                                                           |                                                                                                      | gpio4.IO[27]<br>gpio3.IO[8]<br>apio3.IO[9]                                                                                                   |      |    |    |
| MD<br>ATA0<br>ATA1<br>ATA2                      | usdhc1.CMD<br>usdhc1.DATA0<br>usdhc1.DATA1<br>usdhc1.DATA2                                                                                                    |                                                                                                                                                                                            |                                                                                                             |                                                                         | flexio1.FLEXIO[9]<br>flexio1.FLEXIO[10]<br>flexio1.FLEXIO[11]<br>flexio1.FLEXIO[12]  | gpio3.IO[9]<br>gpio3.IO[10]<br>gpio3.IO[11]                                                      | ccmsrcgpcmix.INT BOOT                                                     |                                                                                                      | gpio3.IO[9]<br>gpio3.IO[10]<br>gpio3.IO[11]                                                                                                  |      |    |    |
| ATA2<br>ATA3                                    | usdhc1.DATA2<br>usdhc1.DATA3                                                                                                                                  | flexspi.A_SS1_B                                                                                                                                                                            |                                                                                                             |                                                                         | flexio1.FLEXIO[12]<br>flexio1.FLEXIO[13]                                             | gpio3.IO[11]<br>gpio3.IO[12]<br>gpio3.IO[13]                                                     | ccmsrcgpcmix.INT_BOOT<br>ccmsrcgpcmix.PMIC_READY                          |                                                                                                      | gpio3.IO[11]<br>gpio3.IO[12]<br>gpio3.IO[13]                                                                                                 |      |    |    |
| ATA3<br>ATA4<br>ATA5                            | usdhc1.DATA3<br>usdhc1.DATA4<br>usdhc1.DATA5                                                                                                                  | flexspi.A_SS1_B<br>flexspi.A_DATA[4]<br>flexspi.A_DATA[5]                                                                                                                                  | usdhc1.RESET_B                                                                                              |                                                                         | flexio1.FLEXIO[13]<br>flexio1.FLEXIO[14]<br>flexio1.FLEXIO[15]                       | gpio3.IO[13]<br>gpio3.IO[14]<br>gpio3.IO[15]                                                     |                                                                           |                                                                                                      | gpio3.IO[13]<br>gpio3.IO[14]<br>gpio3.IO[15]                                                                                                 |      |    |    |
| ATA6                                            | usdhc1.DATA5                                                                                                                                                  | BIESSIA DATA()<br>BIESSIA DATA()<br>BIESSIA DOS<br>BIESSIA DOS<br>BIESSIA SCLK<br>BIESSIA SCLK<br>BIESSIA DATA()<br>BIESSIA DATA()                                                         | usdhc1.CD_B<br>usdhc1.WP                                                                                    |                                                                         | flexio1.FLEXIO[16]                                                                   | gpio3.IO[16]<br>gpio3.IO[17]<br>gpio3.IO[18]<br>gpio3.IO[19]                                     |                                                                           |                                                                                                      | gpio3.IO(16)<br>gpio3.IO(17)<br>gpio3.IO(18)<br>gpio3.IO(19)                                                                                 |      |    |    |
| ROBE                                            | usdhc1.STROBE<br>usdhc2.VSELECT                                                                                                                               | nexspi.A DQS<br>usdhc2.WP                                                                                                                                                                  | lptmr2.ALT3                                                                                                 |                                                                         | flexio1.FLEXIO[18]<br>flexio1.FLEXIO[19]                                             | gpio3.IO[18]<br>gpio3.IO[19]                                                                     | ccmsrcgpcmix.EXT_CLK1                                                     |                                                                                                      | gpio3.IO[18]<br>gpio3.IO[19]                                                                                                                 |      |    |    |
| K<br>MD<br>TAO                                  | usdhc3.CLK<br>usdhc3.CMD<br>usdhc3.DATA0                                                                                                                      | flexspi.A_SO_B                                                                                                                                                                             |                                                                                                             |                                                                         | flexio1.FLEXIO[20]<br>flexio1.FLEXIO[21]<br>flexio1.FLEXIO[22]                       | gpio3.IO[20]<br>gpio3.IO[21]<br>gpio3.IO[22]<br>gpio3.IO[23]                                     |                                                                           |                                                                                                      | gpio3.IO[20]<br>gpio3.IO[21]<br>gpio3.IO[22]<br>gpio3.IO[23]                                                                                 |      |    |    |
| ATA0<br>ATA1<br>ATA2                            | usdhc3.DATA0<br>usdhc3.DATA1<br>usdhc3.DATA2                                                                                                                  | flexspi.A_DATA[1]                                                                                                                                                                          |                                                                                                             |                                                                         | flexio1.FLEXIO[22]<br>flexio1.FLEXIO[23]<br>flexio1.FLEXIO[24]                       | gpio3.IO[23]<br>gpio3.IO[24]                                                                     |                                                                           |                                                                                                      | gpio3.IO[23]<br>gpio3.IO[24]                                                                                                                 |      |    |    |
| ATA2<br>ATA3<br>D B                             | usdhc3.DATA2<br>usdhc3.DATA3<br>usdhc2.CD B                                                                                                                   | flexspi.A_DATA[3]<br>enet gos.1588 EVENTO IN                                                                                                                                               | i3c2.SCL                                                                                                    |                                                                         | flovion ELEVIOIDE                                                                    | gpio3.IO[24]<br>gpio3.IO[25]<br>gpio3.IO[0]<br>gpio3.IO[1]                                       | ccmsrcapcmix.TESTER ACK                                                   |                                                                                                      | gpio3.IO[24]<br>gpio3.IO[25]<br>gpio3.IO[0]<br>gpio3.IO[1]                                                                                   |      |    |    |
| D_B<br>LK<br>MD<br>ATA0                         | usdhc2.CD_B<br>usdhc2.CLK<br>usdhc2.CMD                                                                                                                       | Ilexspi.A. DATA[2]<br>Ilexspi.A. DATA[2]<br>Ilexspi.A. DATA[3]<br>Ilexspi.A. DATA[3]<br>Ilexspi.A. DATA[3]<br>enet. qos. 1588 EVENTO IN<br>enet2. 1588 EVENTO IN<br>enet2. 1588 EVENTO_OUT | i3c2.SCL<br>i3c2.SDA<br>i3c2.PUR                                                                            | i3c2.PUR B                                                              | flexio1.FLEXIO[0]<br>flexio1.FLEXIO[1]<br>flexio1.FLEXIO[2]                          | gpio3.IO[1]<br>gpio3.IO[2]                                                                       | ccmsrcgpcmix.TESTER_ACK<br>ccmsrcgpcmix.OBSERVE0<br>ccmsrcqpcmix.OBSERVE1 |                                                                                                      | gpio3.IO[1]<br>gpio3.IO[2]                                                                                                                   |      |    |    |
| ATA0<br>ATA1                                    | usdhc2.CMD<br>usdhc2.DATA0<br>usdhc2.DATA1                                                                                                                    | enet2.1588_EVENT0_OUT<br>enet2.1588_EVENT1_IN                                                                                                                                              | can2.TX<br>can2.RX<br>mqs2.RIGHT                                                                            |                                                                         | florio1 ELEVIOI3                                                                     | gpio3.IO[2]<br>gpio3.IO[3]<br>gpio3.IO[4]<br>gpio3.IO[5]<br>gpio3.IO[6]                          | ccmsrcgpcmix.OBSERVE1<br>ccmsrcgpcmix.OBSERVE2<br>ccmsrcgpcmix.WAIT       |                                                                                                      | gpio3.IO[2]<br>gpio3.IO[3]<br>gpio3.IO[4]<br>gpio3.IO[5]<br>gpio3.IO[6]                                                                      |      |    |    |
| TA1<br>TA2<br>TA3                               | usdhc2.DATA1<br>usdhc2.DATA2<br>usdhc2.DATA3                                                                                                                  | enet2.1588_EVENT1_IN<br>enet2.1588_EVENT1_OUT<br>lptmr2.ALT1                                                                                                                               | mqs2.RIGHT<br>mqs2.LEFT                                                                                     |                                                                         | flexio1.FLEXIO[4]<br>flexio1.FLEXIO[5]<br>flexio1.FLEXIO[6]                          | gpio3.IO[5]<br>gpio3.IO[6]                                                                       | ccmsrcgpcmix.WAIT<br>ccmsrcgpcmix.STOP<br>ccmsrcgpcmix.EARLY_RESET        |                                                                                                      | gpio3.IO[5]<br>gpio3.IO[6]                                                                                                                   |      |    |    |
| ESET_B                                          | usdhc2.RESET_B                                                                                                                                                | lptmr2.ALT2                                                                                                                                                                                | uart1.DCB_B                                                                                                 | tpm2.CH0                                                                | flexio1.FLEXIO[7]                                                                    | gpi03.IO[/]                                                                                      | ccmsrcgpcmix.SYSTEM_RESET                                                 |                                                                                                      | gpio3.10[7]<br>gpio1.10[0]<br>gpio1.10[1]<br>gpio1.10[2]                                                                                     |      |    |    |
| DA<br>CL                                        | i2c1.SDA<br>i2c2.SCL                                                                                                                                          | i3c1.SDA<br>i3c1.PUR                                                                                                                                                                       | uart1.DCB_B<br>uart1.RIN_B<br>uart2.DCB_B                                                                   | tpm2.CH1                                                                | sai1.RX_SYNC                                                                         | gpio1.IO[1]                                                                                      | i3c1.PUR_B                                                                |                                                                                                      | gpio1.IO[1]<br>gpio1.IO[2]                                                                                                                   |      |    |    |
| DA<br>_RXD                                      | i2c2.SDA<br>uart1.RX<br>uart1.TX                                                                                                                              | seco.RX                                                                                                                                                                                    | uartz.RIN_B<br>spiz.SIN_<br>spiz.PCS0<br>spiz.SOUT                                                          | tpm2.CH3<br>tpm1.CH0                                                    | sai1.RX_BCLK                                                                         | gpio1.IO[3]<br>gpio1.IO[4]                                                                       |                                                                           |                                                                                                      | gpio1.IO[3]                                                                                                                                  |      |    |    |
| TYD                                             |                                                                                                                                                               | seco.IX<br>uart1.CTS_B                                                                                                                                                                     | spi2.PCS0<br>spi2.SOUT<br>spi2.SCK                                                                          | tpm1.GH1<br>tpm1.GH2<br>tpm1.GH3                                        | sai1.MCLK                                                                            | gpio1.IO[5]/ccmsrcgpcmix.BOO1_MODE[0]                                                            |                                                                           |                                                                                                      | gpio1.IO[5]/ccmsrcgpcmix.BOO1_MODE[0]                                                                                                        |      |    |    |
| IXD<br>LK<br>IT_STREAM0<br>IT_STREAM1           | uart2.TX<br>pdm.CLK<br>pdm.BIT_STREAM[0]<br>pdm.BIT_STREAM[1]                                                                                                 | uart.HTS B<br>mqs1.LEFT<br>mqs1.RIGHT<br>m33.NMI                                                                                                                                           | 1 '                                                                                                         | tpm1.CH3<br>tpm1.EXTCLK                                                 | lptmr1.ALT1<br>lptmr1.ALT2<br>lptmr1.ALT3                                            | gpio1.IO[7]/ccmsrcgpcmix.BOOT_MODE[1]<br>gpio1.IO[8]<br>gpio1.IO[9]<br>gpio1.IO[10]              | can1.TX<br>can1.RX                                                        |                                                                                                      | gpio1.iO[7]/ccmsrcgpcmix.BOOT_MODE[1]<br>gpio1.iO[8]<br>gpio1.iO[9]<br>gpio1.iO[10]                                                          |      |    |    |
| IT_STREAM1                                      | pdm.BIT_STREAM[1]                                                                                                                                             | m33.NMI<br>sail TX_DATA[1]                                                                                                                                                                 | spi1.PCS1<br>spi2.PCS1<br>spi1.PCS0                                                                         | tnm2 FXTCLK                                                             | lptmr1.ALT3                                                                          | gpio1.IO[10] gpio1.IO[11]/comsrcapemiy ROOT MODE(2)                                              | ccmsrcgpcmix.EXT_CLK1                                                     |                                                                                                      | gpio1.IO[10] gpio1.IO[11]/comsrcapomiv ROOT MODE (9)                                                                                         |      |    |    |
| XFS<br>XC<br>XD0                                | sai1.TX_BCLK<br>sai1.TX_DATA(n)                                                                                                                               | sai1.TX_DATA[1]<br>uart2.CTS_B<br>uart2.RTS_B                                                                                                                                              | spi1.PCS0<br>spi1.SIN<br>spi1.SCK                                                                           | uart2.DTR_B<br>uart1.DSR_B<br>uart1.DTR_B                               | mqs1.LEFT<br>can1.RX<br>can1.TX                                                      | gpio1.IO[11]/ccmsrcgpcmix.BOOT_MODE[2]<br>gpio1.IO[12]<br>gpio1.IO[13]/ccmsrcgpcmix.BOOT_MODE[3] |                                                                           |                                                                                                      | gpio1.IO[11]/ccmsrcgpcmix.BOOT_MODE[2]<br>gpio1.IO[12]<br>gpio1.IO[13]/ccmsrcgpcmix.BOOT_MODE[3]                                             |      |    |    |
| XD0<br>XD0<br>ANY                               | sai1.RX_DATA[0]<br>wdog1.WDOG_ANY                                                                                                                             | Sall.MCLK                                                                                                                                                                                  | spi1.SOUT                                                                                                   | uart2.DSR_B                                                             | mqs1.RIGHT                                                                           | gpio1.IO[14]<br>gpio1.IO[15]                                                                     |                                                                           |                                                                                                      | gpio1.IO[14]<br>gpio1.IO[15]                                                                                                                 |      |    |    |
| 1 2                                             | pom.BII_SI HEAM[I]<br>sai1.TX_SYNC<br>sai1.TX_BCLK<br>sai1.TX_DATA[0]<br>sai1.RX_DATA[0]<br>wdog1.WDOG_ANY<br>anamix_CLKIN1<br>anamix_CLKIN1<br>anamix_CLKIN2 | anamix.esd_diode<br>anamix.atx                                                                                                                                                             |                                                                                                             |                                                                         |                                                                                      |                                                                                                  |                                                                           |                                                                                                      |                                                                                                                                              |      |    |    |
| 2 34M                                           | anamiy vtalo 24M                                                                                                                                              |                                                                                                                                                                                            |                                                                                                             |                                                                         |                                                                                      |                                                                                                  |                                                                           |                                                                                                      |                                                                                                                                              |      |    |    |
| NO<br>N1                                        | anamix.adc_in0<br>anamix.adc_in1                                                                                                                              |                                                                                                                                                                                            |                                                                                                             |                                                                         |                                                                                      |                                                                                                  |                                                                           |                                                                                                      |                                                                                                                                              |      |    |    |
| V2                                              | anamix.adc_in2                                                                                                                                                |                                                                                                                                                                                            | 1                                                                                                           |                                                                         |                                                                                      |                                                                                                  |                                                                           |                                                                                                      |                                                                                                                                              |      |    |    |

| N                                                         |                    | 6501 W<br>Austin,                                                | Microcontroller Product Group<br>6501 William Cannon Drive West<br>Austin, TX 78735-8598 |                                     |                                |            |  |  |  |
|-----------------------------------------------------------|--------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------|------------|--|--|--|
| This document cont<br>procurement or mar<br>© NXP SEMICOR | nufacture in whole | oprietary to NXP ar<br>or in part without the<br>Classification: | id shall not be<br>e express wri                                                         | used for engine<br>ten permission o | ering design,<br>If NXP Semico | onductors. |  |  |  |
| Designer:<br>FORLINX                                      | Drawing Ti         | FRDM                                                             | -IMX93                                                                                   |                                     |                                |            |  |  |  |
| Drawn by:<br>FORLINX                                      | Page Title:        | IOMUX                                                            |                                                                                          |                                     |                                |            |  |  |  |
| Approved:<br>NXP SE                                       | Size E<br>Custorr  | Document Number                                                  | SCH-9461                                                                                 | 1 PDF: SPF-946                      | 11                             | Rev<br>B1  |  |  |  |
|                                                           | Date:              | Thursday October                                                 | 10 2024                                                                                  | Cheet                               | 23 01                          | 23         |  |  |  |