Project Title: Multicore Cache System

Implementing a simplified MOESI cache coherence mechanism to manage shared memory in a multicore system.

## Technical:

Dual or four CPU cores (adjusted based on the gate usage) system, each core has an L1 cache and shares an L2 cache. All L1 caches and the L2 cache are connected to a common bus, using the MOESI protocol for cache coherence (potentially with fewer states if area is limited). Hardware will implement the L1 caches, the bus, and the L2 cache. Chip input ports will provide each L1 cache with core memory access instructions (idle/load/store). Caches will be very small to fit within the gate budget, with each cacheline containing the coherence state, tag and only one bit data to minimize gate count. The caches will be non-associative. If there is an L2 miss, it will pretend to have fetched the data from the main memory, and the data will be 0/1 in turn.

## **Parameters:**

| CPU counts    | 4         |
|---------------|-----------|
| L1 cachelines | 8         |
| L2 cachelines | 32        |
| State bits    | 3 (MOESI) |
| Address bits  | 8         |

All of these parameters will be configurable, adjusted based on gate budget.

| Current State | Action and Next State                           |                      |                             |  |                                        |                                           |                  |
|---------------|-------------------------------------------------|----------------------|-----------------------------|--|----------------------------------------|-------------------------------------------|------------------|
|               | Processor<br>Read                               | Processor<br>Write   | Eviction                    |  | Cache Read                             | Cache Read&M                              | Cache<br>Upgrade |
| I             | Cache Read If no sharers:  → E If sharers:  → S | Cache Read&M<br>→ M  |                             |  | No Action<br>→ I                       | No Action<br>→ I                          | No Action → I    |
| S             | No Action → S                                   | Cache Upgrade<br>→ M | No Action<br>→ I            |  | Respond shared;<br>→ S                 | No Action<br>→ I                          | No Action<br>→ I |
| E             | No Action<br>→ E                                | No Action<br>→ M     | No Action<br>→ I            |  | Respond shared;<br>Supply data;<br>→ S | Respond<br>shared;<br>Supply data;<br>→ I |                  |
| o             | No Action<br>→ O                                | Cache Upgrade<br>→ M | Cache Write-<br>back<br>→ I |  | Respond shared;<br>Supply data;<br>→ O | Respond shared;<br>Supply data;<br>→ I    |                  |
| М             | No Action<br>→ M                                | No Action<br>→ M     | Cache Write-<br>back<br>→ I |  | Respond shared;<br>Supply data;<br>→ O | Respond shared;<br>Supply data;<br>→ I    |                  |

MOESI Protocol



Design Architecture

## I/Os:

io\_in[11:0]: For each L1 cache, providing memory access instructions (idle/load/store) to the L1 cache, requiring 4 clock cycles for complete input (one cycle for each core). So the cache system will run at a ¼ clock frequency.

io\_in[0]: request\_valid, io\_in[1]: read/write, io\_in[9:2]: request\_address, io\_in[10]: request data, io\_in[11]: receive\_ready.

io\_out[2:0]: ready signals and data from L1 caches.

io\_out[0]: request\_ready, io\_out[1]: return\_data\_valid, io\_out[2]: return\_data.

## **Hardware Peripherals:**

None