# Modeling memory objects in gem5: Ports

IMPORTANT: This slide deck builds on top of what has already been developed in <u>Introduction to SimObjects</u>, <u>Debugging gem5</u>, and <u>Event Driven Simulation</u>.



- Idea of ports (request/response), packets, interface
- A simple memory object that forwards things
- Connecting ports and writing config files
- Adding stats to a SimObject
- Modeling bandwidth and latency with events



#### **Ports**

In gem5, SimObjects can use Ports to send/request data. Ports are gem5's main interface to the memory. There are two types of Ports in gem5: RequestPort and ResponsePort.

As their names would suggest:

- [RequestPorts] make [requests] and await [responses].
- [ResponsePorts] await [requests] and send [responses].

Make sure to differentiate between request response and data. Both requests and response could have data with them.



#### **Packets**

Packets are the facility that make communication through port happen. They can be request or response. **NOTE**: Packet in gem5 can change from a request to response. This happens when the request arrives at the SimObject that can respond to it.

Every Packet has the following fields:

- Addr : Address of the memory location being accessed.
- Data: Data associated with the Packet (data that Packet carries).
- MemCmd: It denotes what the Packet should do. Examples include: readReq / readResp / writeReq / writeResp.
- RequestorID: ID for the SimObject that created the request (requestor).

Class Packet is defined in mem/packet.hh. Note that in our tutorial we will deal with Packet in pointers. PacketPtr is a type in gem5 that is equivalent to Packet\*.



#### Ports in gem5

Let's take a look at src/mem/port.hh to see the declaration for Port classes.

Let's focus on the following functions. These functions make the communication possible. Notice how recvTimingReq and recvTimingResp are pure virtual functions. This means that you can **not** instantiate an object of RequestPort or ResponsePort and have to extend them to implement them based on your use case.

```
class RequestPort {
    ...
    public:
    bool sendTiminaRea(PacketPtr pkt):
        // inherited from TiminaReauestProtocol in `src/mem/protocol/timing.hh`
        virtual bool recvTiminaResp(PacketPtr pkt) = 0;
        virtual void sendRetryResp();
    ...
};

class ResponsePort {
        public:
        bool sendTiminaResp(PacketPtr pkt);
        // inherited from TiminaResponseProtocol in `src/mem/protocol/timing.hh`
        virtual bool recvTiminaRea(PacketPtr pkt) = 0;
        virtual void sendRetryRea();
};
```



## **Access Modes: Timing, Atomic, Functional**

Ports allow 3 modes of accessing the memory.

- 1- In <code>timing</code> mode, accesses advance simulator time. In this mode, <code>request</code> propagate down the memory hierarchy while each level imposes its latency and can potentially interleave processing of multiple requests. This mode is the only realistic mode in accessing the memory.
- 2- In atomic mode, accesses do not directly advance simulator time, rather it's left the **original** requestor to move simulator time. Accesses are done atomically (are **not** interleaved). This access mode is useful for fast-forwarding simulation.
- 3- In functional mode, access to the memory are done through a chain of function calls. Functional mode does not advance simulator time. All accesses are done in series and are not interleaved. This access mode is useful for initializing simulation from files, talking from the host to the simulator.



## **Timing Protocol in Action**

IMPORTANT: A Port can only be connected to one other Port that is of a different type, RequestPort ResponsePort can only be connected to ResponsePort RequestPort. If you look at src/mem/port.hh you'll see that class RequestPort has private member called ResponsePort\*

\_responsePort that holds a pointer to the ResponsePort the RequestPort object is connected to (its peer). Moreover, if you look at the definition of sendTimingReq sendTimingResp in src/mem/port.hh you'll see that they will call and return peer::recvTimingReq peer::recvTimingResp.

Now let's look at 2 scenarios for communication, in these scenarios let's assume:

- Requestor is a SimObject that has a RequestPort.
- Responder is a SimObject that has a ReponsePort.

**NOTE**: Note that while in our scenarios [Requestor] and [Responder] have one [Port], [SimObjects] can have multiple ports of different types.



## Scenario: Everything Goes Smoothly: Diagram





## Scenario: Everything Goes Smoothly

In this scenario:

```
1- Requestor sends a Packet as the request (e.g. readReq). In C++ terms
Requestor::RequestPort::sendTimingReq is called which in turn calls
Responder::ResponsePort::recvTimingReq.
2- Responder is not busy and accepts the request. In C++ terms
Responder::ResponsePort::recvTimingReq returns true. Since Requestor has received true, it will
receive a response in the future.
3- Simulator time advances, Requestor and Responder continues execution. When Responder has
the response (e.g. readResp) ready, it will send the response to the requestor. In C++ terms
Responder::ResponsePort::sendTimingResp is called which in turn calls
Requestor::RequestPort::recvTimingResp.
4- Requestor is not busy and accepts the response. In C++ terms
Requestor::RequestPort::recvTimingResp returns true. Since Responder has received true, the
transaction is complete.
```



# Scenario: Responder Is Busy: Diagram



#### Scenario: Responder Is Busy

#### In this scenario:

```
1- Requestor | sends a | Packet | as the | request | (e.g. | readReq |).
2- Responder is busy and rejects the request. In C++ terms
Responder::ResponsePort::recvTimingReq returns false. Since Responder returned false. Since
Requestor has received true, it waits for a retry request from Responder.
3- When Responder becomes available (is not busy anymore), it will send a retry request to
Requestor |. In C++ terms | Responder::ResponsePort::sendReqRetry | is called which in turn calls
Requestor::RequestPort::recvReqRetry.
  Requestor sends the blocked Packet as the request (e.g. readReq).
  Responder is not busy and accepts the request.
6- Simulator time advances, Requestor and Responder continue execution. When Responder has
the response ready it will send the response to the requestor.
7- Requestor is not busy and can accept the response.
```



#### **Other Scenarios**

There are two other possible scenarios:

- 1- A scenario where the [Requestor] is busy.
- 2- A scenario where both Requestor and Responder are busy.

**CAUTION**: Scenarios where Requestor is busy should not happen normally. In reality, the Requestor makes sure it can receive the response for a request when it sends the request. I have never run into a situation where I had to design my SimObjects in a way that the Requestor will return false when recvTimingResp is called. That's not to say that if you find yourself in a situation like this, you have done something wrong; BUT I would look really hard into my code/design and verify I'm simulating something realistic.

You can find the ladder diagrams for scenario 1 and 2 in the next slide.



# **Other Scenarios: Diagrams**



#### InspectorGadget

In this step, we will implement our new [SimObject] called [InspectorGadget]. [InspectorGadget] will monitor all the traffic to the memory and make sure all the traffic is safe. In this tutorial, we will do this in multiple steps as laid out below.

- Step 1: We will implement InspectorGadget to forward traffic from CPU to memory and back, causing latency for queueing traffic.
- Step 2: We will extend InspectorGadget to reject traffic to a certain address. It will return **all zeroes** for read traffic and ignore write traffic. To do this it will have to *inspect* the traffic, causing further delay (for 1 cycle) for inspection.
- Step 3: We will extend InpsectorGadget like below:
  - It will do multiple inspection every cycle, resulting in higher traffic throughput.
  - It will expose [inspection\_latency] as a parameter.
- Step 4: We will extend InspectorGadget to allow for pipelining of the inspections.



#### InspectorGadget: Diagram

Here is a diagram of what InspectorGadget will look like eventually.



# Step 1: Buffering Traffic



#### ClockedObject

A ClockedObject is a child class of SimObject that provides facilities for managing time in cycles. Every ClockedObject has a clk\_domain parameter that defines its clock frequency. Using the clk\_domain, the ClockedObject provides functionalities like below:

- clockEdge(Cycles n): A function that returns the time of the nth clock edge into the future.
- nextCycle(): A function that return the time of first clock edge into the future, i.e. nextCycle() := clockEdge(Cycles(1)).

This class is defined in [src/sim/clocked\_object.hh] as shown below:

```
class ClockedObject : public SimObject, public Clocked
{
  public:
    ClockedObject(const ClockedObjectParams &p);

    /** Parameters of ClockedObject */
    using Params = ClockedObjectParams;

  void serialize(CheckpointOut &cp) const override;
  void unserialize(CheckpointIn &cp) override;

  PowerState *powerState;
};
```

## **InspectorGadget: Adding Files**

Now let's go ahead and create a SimObject declaration file for InspectorGadget. Do it by running the following commands in the base gem5 directory.

```
mkdir bootcamp/inpsector-gadget
touch bootcamp/inspector-gadget/InspectorGadget.py
```

Now, let's also create a Sconscript for registering InspectorGadget. Do it by running the following command in the base gem5 directory.

touch bootcamp/inspector-gadget/SConscript



#### InspectoGadget: SimObject Declaration File

Now, inside [InspectorGadget.py], let's define [InspectorGadget] as a [ClockedObject]. To do that, we need to import [ClockedObject]. Do it by adding the following line to [src/bootcamp/inspector-gadget/InspectorGadget.py].

```
from m5.objects.ClockedObject import ClockedObject
```

The remaining part of the declaration is for now similar to that of [HelloSimObject] in Introduction to SimOjbects. Do that part on your own. When you are done, you can find my version of the code in the next slide.



#### InspectorGadget: SimObject Declaration File So Far

This is how src/bootcamp/inspector-gadget/InspectorGadget.py should look like now:

```
from m5.objects.ClockedObject import ClockedObject

class InspectorGadget(ClockedObject):
    type = "InspectorGadget"
    cxx_header = "bootcamp/inspector-gadget/inspector_gadget.hh"
    cxx_class = "gem5::InspectorGadget"
```



#### **InspectorGadget: Ports in Python**

So far we have looked at the declaration of Ports in C++. However, to create an instance of a C++ class in Python we need a declaration of that class in Python. Ports are defined under src/python/m5/params.py. However, Ports do not inherit from class Param. I strongly recommend that you take a short look at src/python/m5/params.py.

Try to find what kind of parameters you can add to any SimObject /ClockedObject.

Our next step is to define a RequestPort and a ResponsePort for InspectorGadget. To do this add the following import line to InspectorGadget.py.

```
from m5.params import *
```

**NOTE**: My personal preference in python is to import modules very explicitly. However, when importing m5.params, I think it's ok to do import \*. This is mainly because, when I'm creating SimObjects, I might need different kinds of parameters that I might not know about in advance.



#### **InspectorGadget: Adding Ports**

Now, let's finally add two ports two InspectorGadget; One port will be on the side where the CPU would be in the computer system and one port will be on the side where the memory would be. Therefore, let's call them cpu\_side\_port and mem\_side\_port respectively.

Question: What type should cpu\_side\_port and mem\_side\_port be?

Before looking at the answer, try to answer the question for yourself.

**Answer**: cpu\_side\_port should be a ResponsePort and mem\_side\_port should be a RequestPort.

Make sure this answer makes sense to you, before moving on to the next slide.



#### InspectorGadget: Adding Ports cont.

Add the following two lines under the declaration of <code>InspectorGadget</code> to add <code>cpu\_side\_port</code> and <code>mem\_side\_port</code>.

```
cpu_side_port = ResponsePort("ResponsePort to receive requests from CPU side.")
mem_side_port = RequestPort("RequestPort to send received requests to memory side.")
```

To buffer traffic, we need two FIFOs: one for requests (from cpu\_side\_port to mem\_side\_port) and one for responses (from mem\_side\_port to cpu\_side\_port). For the the FIFO in the request path, we know that in the future we want to *inspect* the requests. Therefore, let's call it inspectionBuffer; we need a parameter to determine the the number of entries in this buffer so let's call that parameter inspection\_buffer\_entries. For the response path, we will simply call the buffer response\_buffer and add a parameter for its entries named response\_buffer\_entries. Do it by adding the following lines under the declaration of InspectorGadget.

inspection\_buffer\_entries = Param.Int("Number of entries in the inspection buffer.")
response\_buffer\_entries = Param.Int("Number of entries in the response buffer.")

#### InspectorGadget: SimObject Declaration File

This is how src/bootcamp/inspector-gadget/inspector\_gadget.hh should look like now.

```
from m5.objects.ClockedObject import ClockedObject
from m5.params import *
class InspectorGadget(ClockedObject):
    type = "InspectorGadget"
    cxx_header = "bootcamp/inspector-gadget/inspector_gadget.hh"
    cxx_class = "gem5::InspectorGadget"
   cpu_side_port = ResponsePort("ResponsePort to received requests from CPU side.")
   mem_side_port = RequestPort("RequestPort to send received requests to memory side.")
    inspection_buffer_entries = Param.Int("Number of entries in the inspection buffer.")
    response_buffer_entries = Param.Int("Number of entries in the response buffer.")
```

#### **Updating SConscript**

Remember to register [InspectorGadget] as a [SimObject] as well as a [DebugFlag] for it. in src/bootcamp/inspector-gadget/inspector\_gadget.hh].

**NOTE**: In the next steps we will create [inspector\_gadget.hh] and [inspector\_gadget.cc].

This is how src/bootcamp/inspector-gadget/SConscript should look like.

```
Import("*")
SimObject("InspectorGadget.py", sim_objects=["InspectorGadget"])
Source("inspector_gadget.cc")
DebugFlag("InspectorGadget")
```



#### **InspectorGadget: C++ Files**

Now, let's go ahead and create a header and source file for <code>InspectorGadget</code> in <code>src/bootcamp/inspector-gadget</code>. Remember to make sure the path to your header file matches that of what you specified in <code>cxx\_header</code> in <code>InspectorGadget.py</code> and the path for your source file matches that of what you specified in <code>SConscript</code>. Run the following commands in the base gem5 directory to create the files.

```
touch src/bootcamp/inspector-gadget/inspector_gadget.hh
touch src/bootcamp/inspector-gadget/inspector_gadget.cc
```

Now, let's simply declare [InspectorGadget] as a class that inherits from [ClockedObject]. This means you have to import [sim/clocked\_object.hh] instead of [sim/sim\_object.hh]. Let's add everything that we have added in the Python to our class except for the [Ports].



#### InspectorGadget: Header File

```
#ifndef __BOOTCAMP_INSPECTOR_GADGET_INSPECTOR_GADGET_HH__
#define __BOOTCAMP_INSPECTOR_GADGET_INSPECTOR_GADGET_HH__
#include "params/InspectorGadget.hh"
#include "sim/clocked_object.hh"
namespace gem5
class InspectorGadget : public ClockedObject
  private:
    int inspectionBufferEntries;
    int responseBufferEntries;
  public:
    InspectorGadget(const InspectorGadgetParams& params);
} // namespace gem5
#endif // __BOOTCAMP_INSPECTOR_GADGET_INSPECTOR_GADGET_HH__
```



#### InspectorGadget::align

Since we're dealing with clocks and <code>Ticks</code>, let's add a function (<code>align</code>) that will return the time of next clock cycle (in <code>Ticks</code>) after a given time (in <code>Ticks</code>).

To do this add the following lines under the private scope of InspectorGadget in src/bootcamp/inspector-gadget/inspector\_gadget.hh

```
private:
  Tick align(Tick when);
```

To define this function add the following code under [namespace gem5] in [src/bootcamp/inspector-gadget/inspector\_gadget.cc].

```
Tick
InspectorGadget::align(Tick when)
{
   return clockEdge((Cycles) std::ceil((when - curTick()) / clockPeriod()));
}
```

Make sure to add the following include statement since we're using std::ceil.

#include <cmath>



#### **Extending Ports**

If you remember [RequestPort] and [ResponsePort] classes were abstract classes, i.e. they had [pure virtual] functions which means objects can not be instantiated from that class. Therefore, for us to use [Ports] we need to extend the classes and implement their [pure virtual] functions.

Before anything, let's go ahead and import the header file that contains the declaration for Port classes. We also need to include mem/packet.hh since we will be dealing with Packets a lot (we're going to be moving them a lot). Do it by adding the following lines to src/bootcamp/inspector-gadget/inspector\_gadget.hh.

```
#include "mem/packet.hh"
#include "mem/port.hh"
```

**REMEMBER** to follow the right include order based on gem5's convention.



## **Extending ResponsePort**

Now, let's get to extending [ResponsePort] class. Let's do it inside the scope of [InspectorGadget] to prevent using names used by other gem5 developers. Let's go ahead an create [CPUSidePort] class that inherits from [ResponsePort] in the [private] scope. To do this, add the following code to src/bootcamp/inspector-gadget/inspector\_gadget.hh].

```
private:
 class CPUSidePort: public ResponsePort
   private:
     InspectorGadget* owner;
     bool needToSendRetry:
     PacketPtr blockedPacket;
   public:
     CPUSidePort(InspectorGadaet* owner. const std::strina& name):
          ResponsePort(name), owner(owner), needToSendRetry(false), blockedPacket(nullptr)
      {}
      bool needRetry() const { return needToSendRetry: }
      bool blocked() const { return blockedPacket != nullptr: }
     void sendPacket(PacketPtr pkt);
     virtual AddrRangeList getAddrRanges() const override;
     virtual bool recvTimingReg(PacketPtr pkt) override:
     virtual Tick recvAtomic(PacketPtr pkt) override:
     virtual void recvFunctional(PacketPtr pkt) override;
     virtual void recvRespRetry() override;
 };
```



#### **Extending ResponsePort: Deeper Look**

Here is a deeper look into the declaration of CPUSidePort.

- 1- We hold a pointer to the instance of <code>InspectorGadget</code> class that owns this instance of <code>CPUSidePort</code> class in <code>InspectorGadget\*</code> owner. We do it to access the owner when we receive <code>requests</code>, i.e. when <code>recvTimingReq</code> is called.
- 2- We track a boolean value that tells us if we need to send a retry request. This happens when we reject a request because we are busy; when we are not busy we check this before sending a retry request.
- 3- In addition to all the functions that are used for moving packets, the class ResponsePort has another pure virtual function that will return an AddrRangeList which represent all the address ranges that the port can respond for. Note that in a system the memory addresses can be partitioned among ports. Class RequestPort has a function with the same name. However, it's not a pure virtual function and it will return peer::getAddrRanges.
- 4- We will need to implement all the functions that relate to moving packets (all the functions that start with recv). We will use owner to implement most of the functionality of these functions within InspectorGadget.
- 5- We'll talk about blockedPacket in the next slides.

## **Extending RequestPort**

We're going to follow a similar approach for extending RequestPort. Let's create class MemSidePort that inherits from RequestPort. Again we'll do it in the private scope of InspectorGadget. Do it by adding the following code to src/bootcamp/inspector-gadget/inspector\_gadget.hh.



#### **Extending RequestPort: Deeper Look**

Let's take a deeper look into what we added for class MemSidePort.

- 1- Like CPUSidePort we track a pointer to the instance of InspectorGadget class that owns this instance of MemSidePort in InspectorGadget\* owner. We do it to access the owner when we receive responses, i.e. when recvTimingResp is called.
- 2- We track a pointer to one Packet that is blocked (has received false) the last time MemSidePort::sendTimingReq is called. PacketPtr blockedPacket holds that Packet.
- 3- Function blocked tells us if we are blocked by the memory side, i.e. still waiting to receive a retry request from memory side.
- 4- Function sendPacket is a wrapper around sendTimingReq to give our code more structure. Notice we don't need to definte sendTimingReq as it is already defined by TimingRequestProtocol.
- 5- We will need to implement all the functions that relate to moving packets (all the functions that start with recv). We will use owner to implement most of the functionality of these functions within InspectorGadget.



## **Creating Instances of Ports in InspectorGadget**

Now that we have declared <code>CPUSidePort</code> and <code>MemSidePort</code> classes (which are note abstract classes) we can go ahead and create an instance of each class in <code>InspectorGadget</code>. To do that, add the following two lines to <code>src/bootcamp/inspector-gadget/inspector\_gadget.hh</code>

```
private:
   CPUSidePort cpuSidePort;
MemSidePort memSidePort;
```



## SimObject::getPort

Let's take a look at [src/sim/sim\_object.hh] again. You can find a declaration for a function called getPort]. Below is a snippet of code from the declaration of class [SimObject].

```
public:
   * Get a port with a given name and index. This is used at binding time
   * and returns a reference to a protocol-agnostic port.
   * dem5 has a request and response port interface. All memory objects
   * are connected together via ports. These ports provide a rigid
   * interface between these memory objects. These ports implement
   * three different memory system modes: timing, atomic, and
   * functional. The most important mode is the timing mode and here
   * timing mode is used for conducting cycle-level timing
   * experiments. The other modes are only used in special
   * circumstances and should *not* be used to conduct cycle-level
   * timing experiments. The other modes are only used in special
   * circumstances. These ports allow SimObjects to communicate with
   * each other.
   * @param if name Port name
   * @param idx Index in the case of a VectorPort
   * @return A reference to the given port
   * @ingroup api_simobject
 virtual Port &getPort(const std::string &if_name, PortID idx=InvalidPortID);
```



#### SimObject::getPort cont.

This function is used for connecting ports to each other. As far as we are concerned, we are to create a mapping between our Port objects in C++ and the Ports that we declare in Python. To the best of my knowledge, we will never have to call this function on our own. For now let's implement this function to return a Port& if we recognize if\_name (which would be the name that we have given to the Port in Python), otherwise, we will ask ClockedObject to handle the function call.

Let's go ahead an add the declaration for this function to <a href="mailto:src/bootcamp/inspector-gadget.hh">src/bootcamp/inspector-gadget.hh</a>.

```
public:
```

```
virtual Port& getPort(const std::string& if_name, PortID idxInvalidPortID);
```



### **Enough with the Declarations! For Now!**

So far, we have declared quite a few functions that we need to implement. Let's start defining some of them. In the next several slides, we will be defining functions from <code>CPUSidePort</code> and <code>MemSidePort</code> and <code>GetPort</code> from <code>InspectorGadget</code>.

Open [src/bootcamp/inspector-gadget/inspector\_gadget.cc] and let's start adding include statements and [namespace gem5]. Add the following piece of code to [src/bootcamp/inspector-gadget.cc]. By now, you should why each line is added.

```
#include "bootcamp/inspector-gadget/inspector_gadget.hh"

#include "debug/InspectorGadget.hh"

namespace gem5
{
} // namespace gem5
```

As we start defining functions, we will realize that we will need to declare and define more functions. To keep things organized, let's just note them down as we go. We will the go back to declaring and defining.

# **Defining InspectorGadget::getPort**

Let's start by implementing [InspectorGadget::getPort]. Add the following code inside [namespace gem5] in [src/bootcamp/inspector-gadget/inspector\_gadget.cc] to do this.

```
Port&
InspectorGadget::getPort(const std::string &if_name, PortID idx)
{
    if (if_name == "cpu_side_port") {
        return cpuSidePort;
    } else if (if_name == "mem_side_port") {
        return memSidePort;
    } else {
        return ClockedObject::getPort(if_name, idx);
    }
}
```

If you remember, <code>getPort</code> needs to create a mapping between <code>Port</code> objects in Python and <code>Port</code> objects in C++. In this function for <code>if\_name == cpu\_side\_port</code> (it's a name that comes from Python, look at <code>src/bootcamp/inspector-gadget/InspectorGadget.py</code>) we will retrun <code>cpuSidePort</code> and we do the same thing for <code>mem\_side\_port</code>. For now, you don't have to worry about <code>idx</code>. We will talk about it later in the context of <code>VectorPorts</code> (Ports that can connect to multiple peers).



# **Defining Functions from CPUSidePort**

Now, that we have implemented <code>InspectorGadget::getPort</code>, we can start declaring and the functions that simulate the <code>request</code> path (from <code>cpu\_side\_port</code> to <code>mem\_side\_port</code>) in <code>InspectorGadget</code>. Here are all the functions that we need to define from <code>CPUSidePort</code>.

```
virtual AddrRangeList getAddrRanges() const override;
virtual bool recvTimingReq(PacketPtr pkt) override;
virtual Tick recvAtomic(PacketPtr pkt) override;
virtual void recvFunctional(PacketPtr pkt) override;
```

As we start defining these functions you will see that Ports are interfaces between SimObject to communicate. Most of these functions rely on InspectorGadget to provide most of the functionality.



### CPUSidePort::recvAtomic, CPUSidePort::recvFunctional

These two functions are very simple to define. Basically our responsibility is to pass the PacketPtr to SimObjects further down in the memory hierarchy. To implement them we will call functions with the same name from InspectorGadget. Add the following code to define CPUSidePort::recvAtomic and CPUSidePort::recvFunctional.

```
Tick
InspectorGadget::CPUSidePort::recvAtomic(PacketPtr pkt)
{
    DPRINTF(InspectorGadaet. "%s: Received pkt: %s in atomic mode.\n", __func__, pkt->print());
    return owner->recvAtomic(pkt);
}

void
InspectorGadget::CPUSidePort::recvFunctional(PacketPtr pkt)
{
    DPRINTF(InspectorGadget, "%s: Received pkt: %s in functional mode.\n", __func__, pkt->print());
    owner->recvFunctional(pkt);
}
```

#### **DECLARE**:

```
Tick InspectorGadget::recvAtomic(PacketPtr);
void InspectorGadget::recvFunctional(PakcetPtr);
```



# CPUSidePort::getAddrRanges

Reminder: This function returns an AddrRangeList that represents the address ranges that the port is a responder for. To under this better think about dual channel memory. Each channel in the memory is responsible for a subsets of all the addresses in your computer.

To define this function, we are again going to rely on <code>InspectorGadget</code> and call a function with the same name from <code>InspectorGadget</code>. Do this by adding the following code to <code>src/bootcamp/inspector-gadget/inspector\_gadget.cc</code>

```
AddrRangeList
InspectorGadget::CPUSidePort::getAddrRanges() const
{
    return owner->getAddrRanges();
}
```

#### **DECLARE**:

AddrRangeList InspectorGadget::getAddrRanges() const;

# CPUSidePort::recvTimingReq

In this function we will do the following.

Ask owner to receive the Packet the Port is receiving. To do this we will call a function with the same name from InspectorGadget. If InspectorGadget can accept the Packet then the Port will return true. Otherwise, the Port will return false as well as remember that we need to send a retry request in the future, i.e. we will set needToSendRetry = true.

To define this function add the following code to <a href="mailto:src/bootcamp/inspector-gadget/inspector-gadget.cc">src/bootcamp/inspector-gadget.cc</a>.

```
bool
InspectorGadget::CPUSidePort::recvTimingReq(PacketPtr pkt)
{
    DPRINTF(InspectorGadaet. "%s: Received pkt: %s in timing mode.\n", __func__, pkt->print());
    if (owner->recvTimingReq(pkt)) {
        return true;
    }
    needToSendRetry = true;
    return false;
}
```

#### DECLARE:

bool InspectorGadget::recvTimingReq(PacketPtr);

### **Back to Declaration**

Now that we are finished with defining functions from <code>CPUSidePort</code>, let's go ahead and declare the functions from <code>InspectorGadget</code> that we noted down.

To do this add the following code to the public scope of InspectorGadget in src/bootcamp/inspector-gadget/inspector\_gadget.hh.

```
public:
  bool recvTimingReq(PacketPtr pkt);
  Tick recvAtomic(PacketPtr pkt);
  void recvFunctional(PacketPtr pkt);
```



### **TimedQueue**

As we mentioned, in the first step, all <code>InspectorGadget</code> does do would be to buffer the traffic, forwarding <code>requests</code> and <code>responses</code>. To do that let's create a first in first out structure for <code>inspectionBuffer</code> and <code>responseBuffer</code>. We will wrap <code>std::queue</code> to expose the following functionalities, the purpose of this structure is impose a minimum latency after items are pushed to the queue and before they can be accessed. We will add a member variable called <code>latency</code> to make this delay configurable.

- 1- Method front that will return a reference to the oldest item in the queue similar to std::queue.
- 2- Method [pop] that will remove the oldest item in the queue, similar to [std::queue].
- 3- Method [push] that will add a new item to the queue as well as tracking the simulation time the item was inserted. It is useful for ensuring a minimum amount of time has passed before making it ready to be accessed (modeling latency).
- 4- Method [empty] that will return true if queue is empty, similar to [std::queue].
- 5- Method size that will return the number of items in the queue, similar to std::queue.
- 6- Method [hasReady] will return true if an item in the queue can be accessed at a given time (i.e. has spent a minimum latency in the queue).
- 7- Method firstReadyTime will return the time at which the oldest item becomes accessible.

### **Timed Queue: Details**

Like CPUSidePort and MemSidePort, let's declare our class TimedQueue in the private scope of InspectorGadget. Do it by adding the following lines to src/bootcamp/inspector-gadget/inspector\_gadget.hh.

Make sure to add the following incldue statement as well.

```
#include <queue>
```

```
private:
  template<tvpename T>
  class TimedQueue
   private:
     Tick latency:
     std::queue<T> items:
     std::queue<Tick> insertionTimes;
   public:
     TimedQueue(Tick latency): latency(latency) {}
     void push(T item, Tick insertion_time) {
          items.push(item):
          insertionTimes.push(insertion_time);
     void pop() {
          items.pop():
          insertionTimes.pop();
     T& front() { return items.front(): }
     bool empty() const { return items.empty(): }
     size_t size() const { return items.size(); }
     bool hasReadv(Tick current_time) const {
          if (empty()) {
              return false:
          return (current_time - insertionTimes.front()) >= latency;
     Tick firstReadyTime() { return insertionTimes.front() + latency; }
 };
```



### inspectionBuffer

Now, let's declare an instance of <code>[TimedQueue]</code> to buffer <code>[PacketPtr]</code> that <code>[InspectorGadget]</code> receives from <code>[InspectorGadget]</code>:cpuSidePort::recvTimingReq. Add the following line to the <code>[private]</code> scope of class <code>[InspectorGadget]</code> to do this.

```
private:
   TimedQueue<PacketPtr> inspectionBuffer;
```

Now that we have declared <u>inspectionBuffer</u>, we are ready to define the following functions. **NOTE**: For now we are focusing on the <u>request</u> path, i.e. we're not going to define <u>recvRespRetry</u> just yet.

```
AddrRangeList getAddrRanges() const;
bool recvTimingReq(PacketPtr pkt);
Tick recvAtomic(PacketPtr pkt);
void recvFunctional(PacketPtr pkt);
```



# Let's Get the Easy Ones Out the Way

Between the four functions, <code>[getAddrRanges]</code> and <code>[recvFunctional]</code> are the most straight-forward functions to define. We just need to call the same functions from <code>[memSidePort]</code>. To define these two functions, add the following code under <code>[namespace gem5]</code> in <code>[src/bootcamp/inspector-gadget.cc]</code>.

```
AddrRangeList
InspectorGadget::getAddrRanges() const
{
    return memSidePort.getAddrRanges();
}

void
InspectorGadget::recvFunctional(PacketPtr pkt)
{
    memSidePort.sendFunctional(pkt);
}
```

**NOTE**: These two functions are already defined by RequestPort and we don't need to redefine them. Notice, how for Ports you only have to define functions that relate to receiving signals.



# InspectorGadget::recvAtomic

Looking at the recvatomic, this function returns a value of type Tick. This value is supposed to represent the latency of the access if that access was done in singularity, i.e atomically/without being interleaved. **CAUTION**: This latency is not an accurate representation of the actual latency of the access in a real setup. In a real setup there are many accesses happening at the same time and most of the time accesses do not happen atomically.

Let's add *one* cycle of latency to the latency of accesses in the lower level of memory hierarchy. To do this we are going to call period method from the parent class of InspectorGadget which is ClockedObject. This function return the period of the clk\_domain in Ticks. Add the following code for definition of InspectorGadget::recvAtomic to src/bootcamp/inspector-gadget.cc.

```
Tick
InspectorGadget::recvAtomic(PacketPtr pkt)
{
    return clockPeriod() + memSidePort.sendAtomic(pkt);
}
```

### On to the Hard Part

As we discussed before, timing accesses are the accesses that advance simulator time and represent real setups.

InspectorGadget::recvTimingReq will need check if there is at least one entry available in the inspectionBuffer. If there are no entries left, it should return false; otherwise, it should place the Packet at the end of the buffer, i.e. call push from inspectionBuffer, and return true.

To define [InspectorGadget::recvTimingReq], add the following code under [namespace gem5] to src/bootcamp/inspector-gadget/inspector-gadget.cc].

```
bool
InspectorGadget::recvTimingReq(PacketPtr pkt)
{
   if (inspectionBuffer.size() >= inspectionBufferEntries) {
      return false;
   }
   inspectionBuffer.push(pkt, curTick());
   return true;
}
```



### We're Not Done Yet!

So far, we have managed to program the movement of <code>Packets</code> from <code>cpuSidePort</code> into <code>inspectionBuffer</code>. Now what we need to do is send the <code>Packets</code> that are inside <code>inspectionBuffer</code> to <code>memSidePort</code>.

One would ask, why not <code>memSidePort.sendTimingReq</code> inside <code>InspectorGadget::recvTimingReq</code>? The answer is because we want to impose a latency on the movement of the <code>Packet</code> through <code>inspectionBuffer</code>. Think about how the real hardware would work. If the <code>Packet</code> is available on <code>cpuSidePort</code> on the rising edge of the clock, it would go inside <code>inspectionBuffer</code> by the falling edge of the clock, i.e. time will pass. Now, assuming that <code>Packet</code> is at the front of <code>inspectionBuffer</code>, it will be available on the rising edge of the next clock cycle. If you remember, we use <code>events</code> to make things happen in the future, by defining callback functions.

Now, let's go ahead and declare a EventFunctionWrapper for picking the Packet at the front of inspectionBuffer and sending it through memSidePort.



### nextReqSendEvent

We're going to declare <a href="EventFunctionWrapper nextReqSendEvent">EventFunctionWrapper nextReqSendEvent</a> to send <a href="Packets">Packets</a> through <a href="mailto:memSidePort">memSidePort</a>. Remember what we need to do?

Add the following include statement to include the appropriate header file for class EventFunctionWrapper.

```
#include "sim/eventq.hh"
```

If you remember from <a href="Event Driven Simulation">Event Driven Simulation</a>, we also need to declare a <a href="std::function</a><a href="std

```
private:
    EventFunctionWrapper nextReqSendEvent;
    void processNextReqSendEvent();
```

### Managing the Schedule of nextReqSendEvent

Now, that we have declared <code>nextReqSendEvent</code>, we can schedule <code>nextReqSendEvent</code> in <code>InspectorGadget::recvTimingReq</code>. We will see in a few slides why it is really helpful to have defined a function that decides if and when <code>nextReqSendEvent</code> should be scheduled. What I do when I write <code>SimObjects</code> is that for every <code>event</code>, I create a function to schedule that event. I name these functions with <code>schedule</code> prefixing the name of the event. Let's go ahead and a declare <code>scheduleNextReqSendEvent</code> under the <code>private</code> scope in <code>InspectorGadget</code>.

Open [src/bootcamp/inspector-gadget/inspector\_gadget.hh] and add the following lines.

#### private:

void scheduleNextReqEvent(Tick when);

We'll see that one <code>event</code> might be scheduled in multiple locations in the code. At every location, we might have a different perspective on when an <code>event</code> should be scheduled. <code>Tick</code> when denotes the earliest we think that <code>event</code> should be scheduled from the perspective of the location.



# Back to InspectorGadget::recvTimingReq

Now, we can finally go ahead and add a function call to scheduleNextReqSendEvent in InspectorGadget::recvTimingReq. Since we are assuming it will take **one** cycle to insert an item to inspectionBuffer, we're going to pass nextCycle() as when argument.

This is how [InspectorGadget::recvTimingReq] should look like after all the changes.

```
InspectorGadget::recvTimingReq(PacketPtr pkt)
{
    if (inspectionBuffer.size() >= inspectionBufferEntries) {
        return false;
    }
    inspectionBuffer.push(pkt, curTick());
    scheduleNextReqSendEvent(nextCycle());
    return true;
}
```

### MemSidePort::sendPacket

As mentioned before, it's a good idea to create a function for sending [Packets] through [memSidePort]. To do this, let's go ahead and define [MemSidePort::sendPacket]. We define this function now since we're going to need it in [processNextReqSendEvent].

To define [MemSidePort::sendPacket] add the following code to [src/inspector-gadget/inspector\_gadget.cc]

**NOTE**: We call panic if this function is called when we have a blocked Packet. This is because if there is already a Packet that is rejected, we expect consequent Packets be rejected until we receive a retry request. We make sure to follow this by not trying to send Packets when blocked prior.

### InspectorGadget::processNextReqSendEvent cont.

Now that we have defined <code>sendPacket</code> we can use it in <code>processNextReqSendEvent</code>. Add the following code under <code>namespace gem5</code> in <code>src/bootcamp/inspector-gadget/inspector\_gadget.cc</code> to define it.

```
void
InspectorGadget::processNextRegSendEvent()
    panic_if(memSidePort.blocked(), "Should never try to send if blocked!");
    panic_if(!inspectionBuffer.hasReady(curTick()), "Should never try to send if no ready packets!");
    PacketPtr pkt = inspectionBuffer.front();
    memSidePort.sendPacket(pkt);
    inspectionBuffer.pop();
    scheduleNextReqSendEvent(nextCycle());
```



# InspectorGadget::processNextReqSendEvent: Deeper Look

Here is a few things to note about processNextReqSendEvent.

- 1- We should not try to send a Packet if memSidePort.blocked(). We made this design decision and checked for it in MemSidePort::sendPacket to prevent Packets from being lost or accidentally changing the order of Packets.
- 2- We should not try to send a [Packet] when there is no [Packet] ready at [curTick()].
- 3- When are done, we need to try to schedule nextReqSendEvent in its callback event.

Let's take a step back. Are we done with <code>cpuSidePort</code> yet? If we look at <code>InspectorGadget::recvTimingReq</code> we return false, when there is not enough space in <code>inspectionBuffer</code>. Also, if you remember, if the <code>reponsder</code> (in our case <code>InspectorGadge</code>) rejects a <code>request</code> because it's busy (in our case because we don't have enough space in <code>inspectionBuffer</code>), the <code>responder</code> has to send a <code>request retry</code> when it becomes available (in our case, when there is room freed in <code>inspectionBuffer</code>). So let's go ahead and send a <code>request retry</code> to the <code>peer</code> of <code>cpuSidePort</code>. We need to send that retry **one cycle later**. So, we need another event for that. Let's go ahead and add it.

### nextReqRetryEvent

Let's add a declaration for <a href="mailto:nextReqRetryEvent">nextReqRetryEvent</a> as well as its callback function and its scheduler function. To do it add the following lines to the <a href="private">private</a> scope of <a href="mailto:InspectorGadget">InspectorGadget</a> in <a href="mailto:src/bootcamp/inspector-gadget/inspector\_gadget.hh">InspectorGadget</a> in <a href="mailto:src/bootcamp/inspector-gadget/inspector\_gadget.hh">InspectorGadget</a> in <a href="mailto:src/bootcamp/inspector-gadget/inspector\_gadget.hh</a>.

```
private:
    EventFunctionWrapper nextReaRetryEvent;
    void processNextReaRetryEvent();
    void scheduleNextReaRetryEvent(Tick when);
```

Define the functions by adding the following code under namespace gem5 in src/bootcamp/inspector-gadget/inspector\_gadget.cc.

```
void
InspectorGadget::processNextReqRetryEvent()
{
    panic if(!cpuSidePort.needRetry(), "Should never try to send retry if not needed!");
    cpuSidePort.sendRetryReq();
}

void
InspectorGadget::scheduleNextReqRetryEvent(Tick when)
{
    if (cpuSidePort.needRetry() && !nextReqRetryEvent.scheduled()) {
        schedule(nextReqRetryEvent, align(when));
    }
}
```



### **Back to processNextReqSendEvent**

Now all is left to do in <code>processNextReqSendEvent</code> is try to schedule <code>nextReqRetry</code> for <code>nextCycle</code> after we have sent a <code>Packet</code>. Let' go ahead and add that our code. This is how <code>processNextReqSendEvent</code> should look like after the changes.

```
void
InspectorGadget::processNextReqSendEvent()
{
    panic_if(memSidePort.blocked(), "Should never try to send if blocked!");
    panic_if(!inspectionBuffer.hasReady(curTick()), "Should never try to send if no ready packets!");

    PacketPtr pkt = inspectionBuffer.front();
    memSidePort.sendPacket(pkt);
    inspectionBuffer.pop();

    scheduleNextReqRetryEvent(nextCycle());
    scheduleNextReqSendEvent(nextCycle());
}
```

Next we will see the details of the scheduler function for nextReqSendEvent.



# scheduleNextReqSendEvent

To define scheduleNextReqSendEvent, add the following code to src/bootcamp/inspector-gadget/inspector\_gadget.cc.

```
void
InspectorGadget::scheduleNextReqSendEvent(Tick when)
{
   bool port avail = !memSidePort.blocked():
   bool have_items = !inspectionBuffer.empty();

   if (port_avail && have_items && !nextReqSendEvent.scheduled()) {
        Tick schedule time = alian(std::max(when. inspectionBuffer.firstReadyTime()));
        schedule(nextReqSendEvent, schedule_time);
   }
}
```

You might wonder why we need to calculate schedule\_time ourself. As we mentioned Tick when is passed as the perspective of the call location on when nextReqSendEvent should be scheduled. However, we need to make sure that we schedule the event at the time that simulates latencies correctly.

Make sure to add the following include statement as well since we're using [std::max].

#include <algorithm>



# MemSidePort::recvReqRetry

We're almost done with defining the whole request path. The only thing that remains is to react to request retries we receive from the peer of memSidePort.

Since we track the last Packet that we have tried to send, we can simply try sending that packet again. Let's consider the following for this function.

- 1- We shouldn't receive a request retry if we're not blocked.
- 2- For now, let's accept that there might be scenarios when a request retry will arrive but when we try to send blockedPacket will be rejected again. So let's account for that when writing MemSidePort::recvReqRetry.
- 3- If sending blockedPacket succeeds, we can now try to schedule nextReqSendEvent for nextCycle (we have to ask owner to do this).



### MemSidePort::recvReqRetry cont.

Add the following code to [src/bootcamp/inspector-gadget/inspector\_gadget.cc] to define

MemSidePort::recvReqRetry

```
void
InspectorGadget::MemSidePort::recvReqRetry()
{
    panic_if(!blocked(), "Should never receive retry if not blocked!");

    DPRINTF(InspectorGadget, "%s: Received retry signal.\n", __func__);
    PacketPtr pkt = blockedPacket;
    blockedPacket = nullptr;
    sendPacket(pkt);

    if (!blocked()) {
        owner->recvReqRetry();
    }
}
```

#### **DECLARE**:

void InspectorGadget::recvReqRetry();



### InspectorGadget::recvReqRetry

Let's go ahead and declare and define [recvReqRetry in the [public] scope of [InspectorGadget]. Add the following lines to [src/bootcamp/inspector-gadget/inspector\_gadget.hh] to declare [InpsectorGadget::recvReqRetry].

```
private:
  void recvReqRetry();
```

Now, let's get to defining it. We simply need to try to schedule [nextReqSendEvent] for the [nextCycle]. Add the following code under [namespace gem5] in [src/bootcamp/inspector-gadget.cc].

```
void
InspectorGadget::recvReqRetry()
{
    scheduleNextReqSendEvent(nextCycle());
}
```

# Let's Do All of This for Response Path

So far, we have completed the functions required for the request path (from cpuSidePort to memSidePort). Now we have to do all of that for the response path. I'm not going to go over the details of that in this since they are going to look very similar to the functions for the request path.

However, here is a high level representation of both paths.

#### **Request Path** (without retries)

CPUSidePort.recvTimingReq->InspectorGadget.recvTimingReq-

>InspectorGadget.processNextReqSendEvent->MemSidePort.sendPacket

#### **Response Path** (without retries)

MemSidePort.recvTimingResp->InspectorGadget.recvTimingResp-

>InspectorGadget.processNextRespSendEvent->CPUSidePort.sendPacket



# Response Path Additions to Header File

Let's declare the following in src/bootcamp/inspector-gadget/inspector\_gadget.hh to implement the response path.

```
private:
  TimedQueue<PacketPtr> responseBuffer;
  EventFunctionWrapper nextRespSendEvent;
  void processNextRespSendEvent();
  void scheduleNextRespSendEvent();
  EventFunctionWrapper nextRespRetryEvent;
  void processNextRespRetryEvent();
  void scheduleNextRespSendEvent();
public:
  bool recvTimingResp(PacketPtr pkt);
```

### **Defining Functions for the Response Path**

Here is a comprehensive list of all the functions we need to define for the response path. Let's not forget about InspectorGadget::recvRespRetry.

```
bool MemSidePort::recvTimingResp(PacketPtr pkt);
void CPUSidePort::sendPacket(PacketPtr pkt);
void CPUSidePort::recvRespRetry();
bool InspectorGaget::recvTimingResp(PacketPtr pkt);
void InspectorGaget::recvRespRetry();
void InspectorGaget::processNextRespSendEvent();
void InspectorGaget::scheduleNextRespSendEvent(Tick when);
void InspectorGaget::processNextRespRetryEvent();
void InspectorGaget::scheduleNextRespSendEvent(Tick when);
```

To find the definition for all these functions please look at the <u>complete version</u> of <u>inspector\_gadget.cc</u>. You can search for <u>Too-Much-Code</u> to find these functions.

### InspectorGadget::InspectorGadget

Now, what we have to do is define the constructor of [InspectorGadget]. To do it add the following code under [namespace gem5] in [src/bootcamp/inspector-gadget/inspector\_gadget.cc].

```
InspectorGadget::InspectorGadget(const InspectorGadgetParams& params):
   ClockedObject(params),
    cpuSidePort(this, name() + ".cpu_side_port"),
   memSidePort(this, name() + ".mem_side_port"),
    inspectionBufferEntries(params.inspection_buffer_entries),
    inspectionBuffer(clockPeriod()),
    responseBufferEntries(params.response_buffer_entries),
    responseBuffer(clockPeriod()),
    nextReqSendEvent([this](){ processNextReqSendEvent(); }, name() + ".nextReqSendEvent"),
    nextReqRetryEvent([this](){ processNextReqRetryEvent(); }, name() + ".nextReqRetryEvent"),
    nextRespSendEvent([this](){ processNextRespSendEvent(); }, name() + ".nextRespSendEvent"),
    nextRespRetryEvent([this](){ processNextRespRetryEvent(); }, name() + ".nextRespRetryEvent")
{}
```



# SimObject::init

Last step before compilation is to define <code>init</code> function. Since <code>InspectorGadget</code> is a <code>Responder</code> object, the convention is to let <code>peer</code> ports that they can ask for their address range when they know the ranges are known. <code>init</code> is a <code>virtual</code> and <code>public</code> function from <code>SimObject</code>. Let's go ahead and declare it to override it. To do it add the following declaration to the <code>public</code> scope of <code>InspectorGadget</code> in <code>src/bootcamp/inspector-gadget.hh</code>.

```
virtual void init() override;
```

To define it, we need to simply call sendRangeChange from cpuSidePort. Add the following code under namespace gem5 to define init in src/bootcamp/inspector-gadget.cc

```
void
InspectorGadget::init()
{
    cpuSidePort.sendRangeChange();
}
```



# **Let's Compile**

We're ready to compile gem5. Let's do it and while we wait we will work on the configuration scripts. Run the following command in the base gem5 directory to rebuild gem5.

scons build/NULL/gem5.opt -j\$(nproc)



# **Let's Create a Configuration Script**

For this step we're going to borrow some of the material from <u>Running Things in gem5</u>. We are specifically going to copy the materials for using *TrafficGenerators*. We are going to further expand that material by extending the *ChanneledMemory* class to put an <u>InspectorGadget</u> right before the memory controller.

Run the following commands in the base gem5 directory to create a directory for our configurations and copy the materials needed.

cp -r ../materials/03-Developing-gem5-models/04-ports/step-1/configs/ configs



### InspectedMemory

We will need to do the following to extend ChanneledMemory.

```
1- In InspectedMemory.__init__, we should create an object of InspectorGadget for every memory channel. Let's store all of them in self.inspectors. We need to remember to expose inspection_buffer_entries and response_buffer_entries from InspectorGadget to the user. Make sure to also expose the input arguments of ChanneledMemory.__init__.

2- Override incorporate_memory from ChanneledMemory for first call

ChanneledMemory.incorporate_memory and after that connect mem_side_port from one
InspectorGadget object to port from one MemCtrl object.

3- Override get_mem_ports from ChanneledMemory to replace port from MemCtrl objects with cpu_side_port from InspectorGadget objects.
```



### InspectedMemory: Code

This is how the configs/bootcamp/inspector-gadget/components/inspected\_memory.py should look.

```
from typing import Optional, Sequence, Tuple, Union, Type
from m5.objects import (
    AddrRange.
    DRAMInterface.
    InspectorGadget.
    Port.
from gem5.components.boards.abstract board import AbstractBoard
from gem5.components.memory.memory import ChanneledMemory
from gem5.utils.override import overrides
class InspectedMemory(ChanneledMemory):
    def init__(
        self.
        dram interface class: Type[DRAMInterface].
        num channels: Union[int. str].
       interleaving size: Union[int, str],
        size: Optional[str] = None,
        addr mapping: Optional[str] = None.
        inspection_buffer_entries: int = 16,
        response buffer entries: int = 32.
    ) -> None:
```

```
super(). init (
        dram_interface_class,
        num channels.
        interleaving_size,
        size=size.
        addr_mapping=addr_mapping,
    self.inspectors = [
        InspectorGadget(
            inspection_buffer_entries=inspection_buffer_entries,
            response_buffer_entries=response_buffer_entries,
        for _ in range(num_channels)
@overrides(ChanneledMemory)
def incorporate_memory(self, board: AbstractBoard) -> None:
    super().incorporate memory(board)
   for inspector, ctrl in zip(self.inspectors, self.mem_ctrl):
        inspector.mem_side_port = ctrl.port
@overrides(ChanneledMemory)
def get mem ports(self) -> Sequence[Tuple[AddrRange, Port]]:
        (ctrl.dram.range. inspector.cpu side port)
        for ctrl, inspector in zip(self.mem_ctrl, self.inspectors)
```



# simple-traffic-generators.py

Now, let's just simply add the following imports to configs/bootcamp/inspector-gadget/simple-traffic-generators.py

```
from components.inspected_memory import InspectedMemory
from m5.objects.DRAMInterface import DDR3_1600_8x8
```

Let's now create an object of InspectedMemory with the following parameters.

```
memory = InspectedMemory(
    dram_interface_class=DDR3_1600_8x8,
    num_channels=2,
    interleaving_size=128,
    size="1GiB",
)
```

Now, let's run the following command to simulate our configuration script.

```
./build/NULL/gem5.opt --debug-flags=InspectorGadget configs/bootcamp/inspector-gadget/first-inspector-gadget-example.py
```



# Output: first-inspector-gadget-example.py

Here is a recording of my terminal when running the command above.

```
root at codespaces-83a491 in /workspaces/2024/gem5 on v24.0.0.0-0-g43769abaf0ppp

± ./build/NULL/gem5.opt --debug-flags=InspectorGadget configs/bootcamp/inspector-gadget/first-inspector-gadget-example.py
```



### **Statistics**

In this step, we see how to add statistics to our <code>SimObjects</code> so that we can measure things with them. For now let's add statistics to measure the following.

- 1- The sum of the queueing latency in <code>inspectionBuffer</code> experienced by each <code>Packet</code>. Let's use the name <code>totalInspectionBufferLatency</code> for this statistic.
- 2- Total number of [requests] forwarded. Let'use the name [numRequestsFwded].
- 3- The sum of the queueing latency in responseBuffer experienced by each Packet. Let's use the name totalResponseBufferLatency for this statistic.
- 4- Total number of requests forwarded. Let'use the name numResponsesFwded.



### **Statistics:: Header File**

gem5 has its own internal classes for measuring statistics (stats for short). Let's go ahead and include the header files for them in src/bootcamp/inspector-gadget.hh

```
#include "base/statistics.hh"
#include "base/stats/group.hh"
```

gem5 stats have multiple types, each useful for measuring specific types of data. We will look at using statistics::Scalar stats since all the things we want to measure are scalars.

Let's go ahead a declare a new struct called InspectorGadgetStats inside the private scope of InspectorGadget and also declare an instance of it. It will inherit from statistics::Group. Add the following lines to src/bootcamp/inspector-gadget.hh to do this.

```
private:
    struct InspectorGadgetStats: public statistics::Group
{
        statistics::Scalar totalInspectionBufferLatency;
        statistics::Scalar numRequestsFwded;
        statistics::Scalar totalResponseBufferLatency;
        statistics::Scalar numResponsesFwded;
        InspectorGadgetStats(InspectorGadget* inspector_gadget);
};
InspectorGadgetStats stats;
```



### **Statistics: Source File**

Let's define the constructor of InspectorGadgetStats. Add the following code under namespace gem5 to do this.

```
InspectorGadget::InspectorGadgetStats::InspectorGadgetStats(InspectorGadget* inspector_gadget):
    statistics::Group(inspector_gadget),
    ADD STAT(totalInspectionBufferLatencv. statistics::units::Tick::get(). "Total inspection buffer latency."),
    ADD_STAT(numRequestsFwded, statistics::units::Count::get(), "Number of requests forwarded."),
    ADD STAT(totalResponseBufferLatencv. statistics::units::Tick::get(). "Total response buffer latency."),
    ADD_STAT(numResponsesFwded, statistics::units::Count::get(), "Number of responses forwarded.")
{}
```

#### Few things to note:

- 1- Initialize our stat object by adding stats(this) to the initialization list in the constructor InspectorGdaget.
- 2- statistics::Group::Group takes a pointer to an object of statistics::Group that will be its parent. Class SimObject inherits from statistics::Group so we can use a pointer to InspectorGadget as that input.
- 3- The macro ADD\_STAT registers and initializes our statistics that we have defined under the struct. The order of arguments are name, unit, description. To rid yourself of any headache, make sure the order of ADD\_STAT macros match that of statistic declaration.

### **Counting Things**

Now let's go ahead and start counting things with stats. We can simply count [numRequestsFwded] and [numResponsesFwded] in [processNextReqSendEvent] and [processNextRespSendEvent] respectively.

To do it, simply add the following lines inside the body of those functions.

```
void
InspectorGadget::processNextReqSendEvent()
{
    // ...
    stats.numRequestsFwded++;
    PacketPtr pkt = inspectionBuffer.front();
}

void
InspectorGadget::processNextReqSendEvent()
{
    // ...
    stats.numResponsesFwded++;
    PacketPtr pkt = responseBuffer.front();
}
```



### **Measuring Queueing Latencies**

To measure the queueing latency in <code>inspectionBuffer</code> and <code>responseBuffer</code> we need to track the time each <code>Packet</code> is inserted in these buffers as well the time they are removed. We already track the insertion time for each <code>Packet</code>. We only need to make it accessible from the outside. We can use <code>curTick()</code> in <code>processNextReqSendEvent</code> and <code>processNextRespSendEvent</code> to track the time each <code>Packet</code> is removed from <code>inspectionBuffer</code> and <code>responseBuffer</code> respectively.

Let's go ahead an add the following function inside the public scope of TimedQueue.

```
public:
  Tick frontTime() { return insertionTimes.front(); }
```



### Measuring Queueing Latencies cont.

This is how processNextReqSendEvent, processNextRespSendEvent would look for measuring all statistics.

```
void
InspectorGadget::processNextReqSendEvent()
    // ...
    stats.numRequestsFwded++;
    stats.totalInspectionBufferLatency += curTick() - inspectionBuffer.frontTime();
    PacketPtr pkt = inspectionBuffer.front();
void
InspectorGadget::processNextRegSendEvent()
    stats.numResponsesFwded++;
    stats.totalResponseBufferLatency += curTick() - responseBuffer.frontTime();
    PacketPtr pkt = responseBuffer.front();
```



### Let's Rebuild

We're ready to compile gem5. Let's do it and while we wait we will work on the configuration scripts. Run the following command in the base gem5 directory to rebuild gem5.

scons build/NULL/gem5.opt -j\$(nproc)



# **End of Step 1**



