

# *52B33/52B33H*64K Electrically Erasable PROM

October 1987

#### Features

- High Write Endurance Over Temperature Range
  - 52B33/52B33H; 10,000 cycles/byte minimum
- Input Latches
- Fast TTL Byte Write Time
  - 1 ms for 52B33H
  - · 9 ms for 52B33
- 5 V ± 10% Vcc
- Power Up/Down Protection
- 200 ns Read Access Time
- DiTrace®
- Infinite Number of Read Cycles
- JEDEC Approved Byte Wide Memory Pinout
- Military And Extended Temperature Range Available

## Block Diagram



DiTrace is a registered trademark of SEEQ Technology Inc.

## Description

SEEC's 52B33 is a 8192 x 8 bit, 5 volt electrically erasable programmable read only memory (EEPROM) which is specified over a 0°C to 70°C temperature range. Data retention is specified to be greater than 10 years. The device has input latches on all addresses, data and control (chip and output) lines. Data is latched and electrically written by a TTL pulse on the Write Enable pin. Once written there is no limit to the number of times data may be read. The erasure time is under 10 ms, and each byte may be erased and written a minimum of 10,000 times. For applications requiring a faster byte write or erase time, a 52B33H is available at 1 ms, giving a 10 times speed increase.

## Pin Configuration



#### Pin Names

| A <sub>0</sub> -A <sub>4</sub>  | ADDRESSES – COLUMN<br>(LOWER ORDER BITS)           |
|---------------------------------|----------------------------------------------------|
| A <sub>5</sub> -A <sub>12</sub> | ADDRESSES - ROW                                    |
| CE                              | CHIP ENABLE                                        |
| ŌĒ                              | OUTPUT ENABLE                                      |
| WÉ                              | WRITE ENABLE                                       |
| I/O <sub>0-7</sub>              | DATA INPUT (WRITE OR ERASE),<br>DATA OUTPUT (READ) |
| CC                              | CHIP CLEAR                                         |
| N/C                             | NO CONNECT                                         |

The pin configuration is to the JEDEC approved byte wide memory pinout. EEPROMs are ideal for applications that require a non-volatile memory with in-system write and erase capability. Dynamic configuration (the alteration of opening software in real-time) is made possible by EEPROMs. Applications will be found in military avionics systems, programmable character generators, self-calibrating instrument/machines, programmable industrial controllers, and an assortment of other systems. Designing the EEPROMs into these systems is simplified because of the fast access time and input latches. The specified 200 ns access time eliminates or reduces the number of microprocessor wait states. The addition of the latches on all data, address and control inputs reduces the overhead on the system controller by eliminating the need for the controller to maintain these signals. This reduces IC count on the board and improves the system perform-2000

## Device Operation

SEEQ's 52B33 has six modes of operation (see Table 1) and requires only TTL inputs to operate these modes. The "H" members of the family operate in the same manner as the other devices except that a faster write enable pulse width of 1 ms is specified during byte erase or write.

#### Read

A read is accomplished by presenting the address of the desired byte to the address inputs. Once the address is stable, CE is brought to a TTL low in order to enable the chip. The write enable (WE) pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing output enable (OE) to a TTL low. During read, the address, CE, OE, and I/O latches are transpar-

#### Write

To write in to a particular location, that byte must first be erased. A memory location is erased by having valid addresses, Chip Enable at a TTL low, Output Enable at TTL high, and TTL highs (logical 1's) presented to all the I/O lines. Write Enable is then brought to a TTL low level to latch all the inputs and I/O lines. All inputs can be released after the write enable hold time (t,) and the next input conditions can be established while the byte is being erased. During this operation, the write enable must be held at a TTL low for 9 ms (twp). A write operation is the same as an erase except true data is presented to the I/O lines. The 52B33H performs the same as the 52B33 except that the byte erase/byte write time has been enhanced to 1 ms.

#### Chip Clear

Certain applications may require all bytes to be erased simultaneously. See A.C. Operating Characteristics for TTL chip erase timing specifications.

#### DiTrace

SEEQ's family of EEPROMs incorporate a DiTrace field. The DiTrace feature is a method for storing production flow information in an extra row of EEPROM cells. As each major manufacturing operation is performed the DiTrace field is automatically updated to reflect the results of that step. These features establish manufacturing operation traceability of the packaged device back to the wafer level. Contact SEEQ for additional information on these features

## Mode Selection (Table 1)

| Function<br>Mode (Pin) |                 | <u>CC</u> (1)   | OE<br>(22)      | WE<br>(27)      | I/O<br>(11-13,15-19)               |
|------------------------|-----------------|-----------------|-----------------|-----------------|------------------------------------|
| Read                   | V <sub>IL</sub> | V <sub>H</sub>  | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>out</sub>                   |
| Standby                | V <sub>IH</sub> | Don't Care      | Don't Care      | Don't Care      | High Z                             |
| Byte Erase             | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>IH</sub> | V,L             | D <sub>IN</sub> = V <sub>IH</sub>  |
| Byte Write             | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub>                    |
| Chip Clear             | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>II</sub> | V <sub>IL</sub> or V <sub>IH</sub> |
| Write/Erase Inhibit    | V <sub>iH</sub> | Don't Care      | Don't Care      | Don't Care      | High Z                             |

#### NOTE:

1. Characterized, Not tested.



## Absolute Maximum Stress Ratings\*

| Temperature                                      |         |
|--------------------------------------------------|---------|
| Storage65°C to +                                 | 100°C   |
| Under Bias10°C to                                |         |
| D.C. Voltage applied to all Inputs or Outputs    |         |
| with respect to ground+6.0 V to                  | -0.5 V  |
| Undershoot/Overshoot pulse of less then 10 ns    |         |
| (measured at 50% point) applied to all inputs or |         |
| outputs with respect to ground (undershoot)      | -1.0 V  |
| (overshoot)                                      | - 7.0 V |

\*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Power Up/Down Considerations

SEEQ's "52B" E2 family has internal circuitry to minimize false erase or write during system V copower up or down. This circuitry prevents writing or erasing under any one of the following conditions:

- 1. V<sub>cc</sub> is less than 3 V.<sup>[1]</sup>
- 2. A negative Write Enable transition has not occurred when  $V_{cc}$  is between 3 V and 5 V.

Writing will also be prevented if  $\overline{CE}$  or  $\overline{OE}$  are in a logical state other than that specified for a byte write in the mode selection table.

## **Recommended Operating Conditions**

|                                | 52B33, 52B33H |
|--------------------------------|---------------|
| V <sub>cc</sub> Supply Voltage | 5 V ± 10%     |
| Temperature Range (Ambient)    | 0°C to 70°C   |

### **Endurance and Data Retention**

| Symbol | Parameter         | Value  | Units       | Condition                       |
|--------|-------------------|--------|-------------|---------------------------------|
| N      | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 |
| TDR    | Data Retention    | >10    | Years       | MIL-STD 883 Test<br>Method 1008 |

## D.C. Operating Characteristics During Read or Erase/Write

(Over the operating V<sub>cc</sub> and temperature range)

| Symbol           | Parameter                       | Min. | Nom. | Max.                | Unit | Test Conditions                         |
|------------------|---------------------------------|------|------|---------------------|------|-----------------------------------------|
| i <sub>n</sub>   | Input Leakage Current           |      |      | 10                  | μΑ   | V <sub>IN</sub> = V <sub>CC</sub> Max.  |
| l <sub>o</sub>   | Output Leakage Current          |      |      | 10                  | μА   | V <sub>out</sub> = V <sub>cc</sub> Max. |
| I <sub>we</sub>  | Write Enable Leakage            |      |      | 10                  | μА   | WE = V <sub>IL</sub>                    |
| I <sub>cc1</sub> | V <sub>cc</sub> Standby Current |      | 18   | 40                  | mA   | CE = V <sub>IH</sub>                    |
| CC2              | V <sub>cc</sub> Active Current  |      | 60   | 110                 | mA   | CE = OE = VIL                           |
| V <sub>IL</sub>  | Input Low Voltage               | -0.1 |      | 0.8                 | ٧    |                                         |
| V <sub>IH</sub>  | Input High Voltage              | 2    |      | V <sub>cc</sub> + 1 | V    |                                         |
| V <sub>oL</sub>  | Output Low Voltage              |      |      | 0.45                | V    | l <sub>oL</sub> = 2.1 mA                |
| V <sub>oh</sub>  | Output High Voltage             | 2.4  |      |                     | ٧    | I <sub>OH</sub> = -400 μA               |

1. Nominal values are for T<sub>A</sub> = 25°C and V<sub>CC</sub> = 5.0 V.

## $\pmb{A.C. \ Operating \ Characteristics \ During \ Read}}$ (Over the operating $V_{cc}$ and temperature range)

|                      |                                 | Device<br>Number | 52I<br>52B | 333<br>33H |       |                                                                                                      |
|----------------------|---------------------------------|------------------|------------|------------|-------|------------------------------------------------------------------------------------------------------|
| Symbol               | Parameter                       | Extension        | Min.       | Max.       | Units | Test Conditions                                                                                      |
| t                    | Address Access Time             | -200             |            | 200        | ns    | CE = OE =V,,                                                                                         |
|                      |                                 | -250             |            | 250        | ns    |                                                                                                      |
|                      |                                 | -350             |            | 350        | ns    |                                                                                                      |
| t <sub>ce</sub>      | Chip Enable to Data Valid       | -200             |            | 200        | ns    | OE = V <sub>IL</sub>                                                                                 |
| •-                   |                                 | -250             |            | 250        | ns    | 12                                                                                                   |
|                      |                                 | -350             |            | 350        | ns    |                                                                                                      |
| toe[1]               | Output Enable to Data Valid     | -200             |            | 80         | ns    | CE = V,                                                                                              |
| 0.2                  |                                 | -250             |            | 90         | ns    | , <u></u>                                                                                            |
|                      |                                 | -350             |            | 100        | ns    |                                                                                                      |
| t <sub>DF</sub> [2]  | Output Enable to High Impedance | -200             | 0          | 60         | ns    | CE = V <sub>II</sub>                                                                                 |
|                      | 1                               | -250             | 0          | 70         | ns    |                                                                                                      |
|                      |                                 | -350             | 0          | 80         | ns    |                                                                                                      |
| t <sub>oн</sub>      | Output Hold                     | All              | 0          |            | ns    | CE = OE = V <sub>IL</sub>                                                                            |
| C <sup>OUT</sup> [3] | Input and Output<br>Capacitance | All              |            | 10         | pF    | $V_{IN} = 0 \text{ V for}$ $C_{IN}, V_{OUT} = 0 \text{ V}$ for $C_{OUT},$ $T_A = 25^{\circ}\text{C}$ |

## Read Cycle Timing



#### NOTES:

- 1.  $\overline{\text{OE}}$  may be delayed to  $t_{AA} t_{OE}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{AA}$ .
- 2.  $t_{DF}$  is specified from  $\overline{OE}$  or  $\overline{CE}$ , whichever occurs first.
- 3. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance.
- 4. After t<sub>H</sub>, hold time, from WE, the inputs CE, OE, CC, Address and Data are latched and are "Don't Cares" until t<sub>WR</sub>, Write Recovery Time, after the trailing edge of WE.
- 5. The Write Recovery Time, t<sub>WR</sub>, is the time after the trailing edge of WE that the latches are open and able to accept the next mode set-up conditions. Reference Table 1 (page 2) for mode control conditions.



## A.C. Test Conditions

Output Load: 1 TTL gate and C, = 100 pF Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V

## A.C. Operating Characteristics During Write/Erase

(Over the operating V<sub>cc</sub> and temperature range)

| Symbol                          | Parameter                                              | Min. | Max. | Units |
|---------------------------------|--------------------------------------------------------|------|------|-------|
| t <sub>s</sub>                  | CE, OE or Address Setup to WE                          | 50   |      | ns    |
| t <sub>DS</sub>                 | Data Setup to WE                                       | 15   |      | ns    |
| t <sub>H</sub> <sup>[4]</sup>   | WE to CE, OE, Address or Data Change                   | 50   |      | ns    |
| t <sub>wP</sub>                 | Write Enable (WE) Pulse Width<br>Byte Modes — 52B33    | 9    |      |       |
|                                 | Byte Modes — 52B33H                                    | 1    |      | ms    |
| t <sub>wa</sub> l <sup>5]</sup> | WE to Mode Change WE to Start of Next Byte Write Cycle | 50   |      | ns    |
|                                 | WE to Start of Read Cycle                              | 1    |      | μs    |

## Byte Erase or Byte Write Cycle Timing



(Notes 4 and 5 are on previous page)

## A.C. Operating Characteristics During Chip Erase.

(Over the operating V<sub>CC</sub> and temperature range)

| Symbol                          | Parameter                                                            | Min. | Max. | Units |
|---------------------------------|----------------------------------------------------------------------|------|------|-------|
| t <sub>s</sub>                  | CC, CE, OE Setup to WE                                               | 50   |      | ns    |
| t <sub>H</sub> [4]              | WE to CE, OE, CC change                                              | 50   |      | ns    |
| t <sub>we</sub>                 | Write Enable (WE) Pulse Width Chip Erase — 52B33 Chip Erase — 52B33H | 10   |      | ms    |
| t <sub>w R</sub> <sup>[5]</sup> | WE to Mode change WE to Start of Next Byte Write Cycle               | 50   |      | ns    |
|                                 | WE to Start of Read Cycle                                            |      | 1    | μs    |

## TTL Chip Erase Timing



NOTE: Address, Data are don't care during Chip Erase.

## Microprocessor Interface Circuit Example for Byte Write/Erase



#### NOTE:

ALL SIGNALS MUST SATISFY THE RELATIONSHIPS INDICATED BY THE TIMING DIAGRAMS SHOWN ON PAGES 4 AND 5. EEPROM SELECT IS DERIVED FROM THE CHIP SELECT SIGNALS OF ALL DEVICES FOR WHICH THIS CIRCUIT GATES WE. THIS MAY ENTAIL A SIMPLE OR FUNCTION. IN CASE OF A SINGLE EEPROM, THE TWO SIGNALS WOULD BE COMMON.

## Typical EEPROM Write/Erase Routine



