



# **UM6116-2/-3 Series**

### 2K×8 CMOS SRAM

#### **Features**

- Single +5 volt power supply
- Access times: 90/120 ns (max.)
- Current:

for UM6116-3/-3T Operating: 100 mA (max.)

Standby: 100 µA (max.)

for UM6116-2/-2T Operating: 100 mA (max.)

Standby: 50 µA (max.)

for UM6116-3L/-2L/-3LT/-2LT

Operating: 50 mA (max.) . Standby:  $1 \mu A$  (max.)

- Fully static operation, no clock or refreshing required
- Directly TTL compatible: All inputs and outputs

### Common I/O using three-state output

- Pin compatible with standard 16K EPROM/Mask ROM
- UM6116-2/-3 is the standard version of UM6116-
  - 2/-3 series
- UM6116-2L/-3L is the low power version of
  - UM6116-2/-3 series
- UM6116-2T/-3T is the wide temperature version
  - of UM6116-2/-3 series
- UM6116-2LT/-3LT is the low power, wide temperature version of UM6116-2/-3 series
- Available in 24 pin DIP, SOP, or Skinny DIP packages (See ordering information)

#### **General Description**

The UM6116-2/-3 series is a 16,384-bit static random access memory organized as 2,048 words by 8 bits and operates on a single 5-volt supply. It is built with UMC's high performance CMOS process. Six-transistor full CMOS me-

mory cell provides low standby current and high reliability. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures.

#### **Pin Configuration**



#### **Block Diagram**





### UM6116-2/-3 Series

#### Pin Description

| Designation                         | Description        |
|-------------------------------------|--------------------|
| A <sub>0</sub> - A <sub>10</sub>    | Address Input      |
| WE                                  | Write Enable       |
| ŌĒ                                  | Output Enable      |
| <u>cs</u>                           | Chip Select        |
| I/O <sub>1</sub> - I/O <sub>8</sub> | Data Input/Output  |
| V <sub>cc</sub>                     | Power Supply (+5V) |
| GND                                 | Ground             |

#### **Recommended DC Operating Conditions**

 $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C \text{ for UM6116-2/-3, UM6116-2L/-3L}$  $T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ for UM6116-2T/-3T, UM6116-2LT/3LT})$ 

| Symbol          | Parameter                | Min. | Тур. | Max.                      | Unit        |
|-----------------|--------------------------|------|------|---------------------------|-------------|
| V <sub>cc</sub> | Supply<br>Voltage        | 4.5  | 5.0  | 5.5                       | ٧           |
| GND             | Ground                   | .0   | 0    | 0                         | <b>&gt;</b> |
| V <sub>IH</sub> | Input<br>High<br>Voltage | 2.2  | 3.5  | V <sub>CC</sub> +<br>0.5V | <b>V</b>    |
| V <sub>IL</sub> | Input<br>Low<br>Voltage  | -0.3 | 0    | 0.8                       | ٧           |
| CL              | Output<br>Load           | -    | _    | 100                       | рF          |
| TTL             | Output<br>Load           | _    | _    | 1                         | _           |

#### Absolute Maximum Ratings \*

| V <sub>CC</sub> to GND                       | 0.5V to +7.0V              |
|----------------------------------------------|----------------------------|
| IN, IN/OUT Volt to GND                       | $-0.5V$ to $V_{CC} + 0.5V$ |
| Operating Temperature, Topr 0                | )°C to +70°C (Note 1)      |
| Storage Temperature, T <sub>stg</sub>        | 55°C to +125°C             |
| Temperature Under Bias, T <sub>bias</sub> 10 | )°C to +85°C (Note 1)      |
| Power Dissipation, P <sub>T</sub>            | 1.0W/SOP 0.7W              |
| Soldering temp. & time                       | 260°C, 10 sec              |
|                                              |                            |

Note 1: for UM6116-2T/-3T, UM6116-2LT/-3LT  $T_{opr}$ : -40°C to 85°C ,  $T_{blas}$ : -50°C to 95°C

#### \*Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### DC Electrical Characteristics $(T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}, V_{CC} = 5\text{V} \pm 10\%, \text{GND} = 0\text{V}, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C for T version})$

|                    |                                 |      | UM6116-3/<br>UM6116-3T |      | UM6116-2/<br>UM6116-2T |      | UM6116-3L/<br>UM6116-2L,<br>UM6116-3LT/<br>UM6116-2LT |      | Test Conditions                                                                                                                                                                                                             |
|--------------------|---------------------------------|------|------------------------|------|------------------------|------|-------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol             | ltem                            | Min. | Max.                   | Min. | Max.                   | Min. | Max.                                                  | Unit | Test Conditions                                                                                                                                                                                                             |
| <sub>L </sub>      | Input Leakage<br>Current        | 1    | 10                     | 1    | 10                     | _    | 1                                                     | μΑ   | V <sub>IN</sub> = GND to V <sub>CC</sub>                                                                                                                                                                                    |
| ll <sub>LO</sub> l | Output Leakage<br>Current       | _    | 10                     | -    | 10                     | _    | 1                                                     | μА   | $\overline{CS} = V_{IH} \text{ or } \overline{OE} = V_{II}$<br>or $\overline{WE} = V_{IL}$ ,<br>$V_{I/O} = \text{GND to } V_{CC}$                                                                                           |
| <sup>1</sup> cc    | Active Power Supply Current     | _    | 100                    | _    | 100                    | _    | 50                                                    | mA   | CS = V <sub>IL</sub> ,<br>I <sub>I/O</sub> = 0 mA                                                                                                                                                                           |
| I <sub>CC1</sub>   | Dynamic Operating<br>Current    | -    | 100                    | -    | 100                    | -    | 50                                                    | mA   | Min. Cycle,<br>duty = 100%, CS = V <sub>I</sub><br>I <sub>1/O</sub> = 0 mA                                                                                                                                                  |
| I <sub>SB</sub>    | _                               | _    | 1                      | _    | 1                      | -    | 1                                                     | mA   | CS = V <sub>IH</sub>                                                                                                                                                                                                        |
| I <sub>SB1</sub>   | Standby Power<br>Supply Current | _    | 100                    | -    | 50                     | -    | 1                                                     | μΑ   | $ \begin{array}{c c} \overline{\text{CS}} \geqslant \text{V}_{\text{CC}} - 0.2\text{V}, \\ \text{V}_{\text{IN}} \geqslant \text{V}_{\text{CC}} - 0.2\text{V} \\ \text{or V}_{\text{IN}} \leqslant 0.2\text{V} \end{array} $ |
| V <sub>OL</sub>    | Output Low Voltage              | -    | 0.4                    |      | 0.4                    | -    | 0.4                                                   | ٧    | I <sub>OL</sub> = 4 mA                                                                                                                                                                                                      |
| V <sub>OH</sub>    | Output High Voltage             | 2.4  | -                      | 2.4  | _                      | 2.4  | -                                                     | V    | I <sub>OH</sub> = -1.0 mA                                                                                                                                                                                                   |



### **UM6116-2/-3 Series**

#### **Truth Table**

| Mode*           | CS | ŌĒ | WE | I/O Operation    | Supply Current                     |
|-----------------|----|----|----|------------------|------------------------------------|
| Standby         | Н  | X  | X  | High Z           | I <sub>SB</sub> , I <sub>SB1</sub> |
| Output Disabled | L  | Н  | Н  | High Z           | I <sub>CC</sub> , I <sub>CC1</sub> |
| Read            | Ļ  | L  | Н  | D <sub>OUT</sub> | lcc, lcc1                          |
| Write           | L  | X  | L  | D <sub>IN</sub>  | Icc, Icci                          |

Note: X:H or L

Capacitance  $(T_A = 25^{\circ}C, f = 1.0 \text{ MHz})$ 

| Symbol             | Parameter                | Min. | Max. | Unit | Test Conditions       |
|--------------------|--------------------------|------|------|------|-----------------------|
| C <sub>IN</sub> *  | Input Capacitance        |      | . 6  | ρF   | V <sub>IN</sub> = 0V  |
| C <sub>1/0</sub> * | Input/Output Capacitance |      | 8    | pF   | V <sub>I/O</sub> = 0V |



AC Characteristics  $(T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}, V_{CC} = 5\text{V} \pm 10\%, \text{ for UM6116-2/-3, UM6116-2L/-3L})$  $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C for UM6116-2T/-3T, UM6116-2LT/-3LT})$ 

|                  | Parameter                            | UM6116-3/-3L/<br>UM6116-3T/<br>UM6116-3LT |      | UM6116-2/-2L/<br>UM6116-2T/<br>UM6116-2LT |      |      |
|------------------|--------------------------------------|-------------------------------------------|------|-------------------------------------------|------|------|
| Symbol           |                                      | Min.                                      | Max. | Min.                                      | Max. | Unit |
| READ CYC         | LE                                   | • . ,                                     |      |                                           |      |      |
| t <sub>RC</sub>  | Read Cycle Time                      | 90                                        |      | 120                                       |      | ns   |
| t <sub>AA</sub>  | Address Access Time                  | -                                         | 90   |                                           | 120  | ns   |
| t <sub>ACS</sub> | Chip Select Access Time              | -                                         | 90   |                                           | 120  | ns   |
| t <sub>OE</sub>  | Output Enable to Output Valid        | -                                         | 50   | _                                         | 50   | ns   |
| t <sub>CLZ</sub> | Chip Selection to Output in Low Z    | 5                                         | -    | 10                                        | -    | ns   |
| t <sub>OLZ</sub> | Output Enable to Output in Low Z     | 5                                         | -    | 10                                        | -    | ns   |
| tCHZ             | Chip Deselection to Output in High Z | 0                                         | 40   | 0                                         | 40   | ns   |
| t <sub>OHZ</sub> | Output Disable to Output in High Z   | 0                                         | 40   | 0                                         | 40   | ns   |
| t <sub>OH</sub>  | Output Hold from Address Change      | 5                                         |      | 10                                        | _    | ns   |
| WRITE CY         | CLE                                  |                                           | ·    |                                           |      |      |
| twc              | Write Cycle Time                     | 90                                        | _    | 120                                       | _    | ns   |
| t <sub>CW</sub>  | Chip Selection to End of Write       | 55                                        |      | 70                                        | _    | ns   |
| t <sub>AS</sub>  | Address Set-up Time                  | .0                                        | -    | 0                                         | _    | ns   |
| t <sub>AW</sub>  | Address Valid to End of Write        | 80                                        | _    | 85                                        | _    | ns   |
| t <sub>WP</sub>  | Write Pulse Width                    | 55                                        | _    | 70                                        | -    | ns   |
| t <sub>WR</sub>  | Write Recovery Time                  | 0                                         | -    | 0                                         | _    | ns   |
| tonz             | Output Disable to Output in High Z   | 0                                         | 40   | 0                                         | 40   | ns   |



T-46-23-12 UM6116-2/-3 Series

#### AC Electrical Characteristics (Continued)

| 0 1 1            |                                 | UM61 | 16-3/-3L<br>16-3T/<br>16-3LT | UM611<br>UM61<br>UM61 |      |      |
|------------------|---------------------------------|------|------------------------------|-----------------------|------|------|
| Symbol           | Parameter                       | Min. | Max.                         | Min.                  | Max. | Unit |
| t <sub>WHZ</sub> | Write to Output in High Z       | 0    | 50                           | 0                     | 50   | ns   |
| t <sub>DW</sub>  | Data to Write Time Overlap      | 30   | _                            | 35                    |      | ns   |
| t <sub>DH</sub>  | Data Hold from Write Time       | 0    | _                            | 0                     | -    | ns   |
| t <sub>ow</sub>  | Output Active from End of Write | 0    | _                            | 5                     | _    | ns   |

Notes:  $t_{CHZ}$ ,  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time at which the outputs achieve the open circuit condition and are not referred to output voltage levels.

#### **Timing Waveforms**

#### READ CYCLE 1 (1)



## READ CYCLE 2 (1,2,4)



### READ CYCLE 3 (1,3,4)



#### Notes:

- 1. WE is High for Read Cycle.
- Device is continuously selected, \$\overline{CS}\$ = V<sub>1L</sub>.
   Address Valid prior to or coincident with \$\overline{CS}\$ transition Low.
- 4.  $\overline{OE} = V_{IL}$ .
- 5. Transition is measured ±500mv from steady state. This parameter is sampled and not 100% tested.

UM6116-2/-3 Series

### WRITE CYCLE 1



Standard SRAM

WRITE CYCLE 2 (5)



#### Notes:

- 1, A write occurs during the overlap (tWP) of a low CS and a low WE.
- 2. tWR is measured from the earlier of CS or WE going high to the end of write cycle.
- 3. During this period, I/O pins are in the output state so the input signals of opposite phase to the outputs must not be applied.
- 4. If the CS low transition occurs simultaneously with the WE low transitions or after the WE transition, outputs remain in a high impedance state.
- 5.  $\overline{OE}$  is continuously low ( $\overline{OE} = V_{IL}$ ).
- 6. DOUT is the same phase of write data in this write cycle,
- 7.  $D_{\mbox{\scriptsize OUT}}$  is the read data of next address.
- 8. If  $\overline{CS}$  is low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them,
- 9.  $t_{\mbox{AS}}$  is measured from the address valid to the beginning of write,
- 10. Transition is measured ±500 mV from steady state, this parameter is sampled and not 100% tested.



T-46-23-12. UM6116-2/-3 Series

#### **AC Test Conditions**

| Input Pulse Levels        | 0.8V to 2.2V  |
|---------------------------|---------------|
| Input Rise and Fall Times | 5 ns          |
| Input and Output          |               |
| Timing Reference Levels   | 1,5V          |
| Output Load               | See Fig. 1, 2 |





\*Including scope and jig.

\*Including scope and jig.

Figure 1. Output Load

Figure 2. Output Load for t<sub>CLZ</sub>, t<sub>OLZ</sub>, t<sub>CHZ</sub>, and t<sub>OW</sub>

**Data Retention Characteristics** 

L versions only ( $T_A = 0^{\circ}$ C to +70°C for UM6116-2L/UM6116-3L  $T_A = -40^{\circ}$ C to +85°C for UM6116-2LT/UM6116-3LT)

| Symbol           | Parameter                            | Min. | Max | Unit | Test Conditions                                  |
|------------------|--------------------------------------|------|-----|------|--------------------------------------------------|
| V <sub>DR</sub>  | V <sub>CC</sub> for Data Retention   | 2.0  |     | V    | CS ≥ V <sub>CC</sub> -0.2V                       |
| ICCDR            | Data Retention Current               | _    | 20  | μΑ   | $V_{CC} = 3.0V, \overline{CS} \ge V_{CC} - 0.2V$ |
| <sup>t</sup> CDR | Chip Deselect to Data Retention Time | 0    | _   | ns   | See Retention                                    |
| t <sub>R</sub>   | Operation Recovery Time              | tRC* | _   | ns   | Waveform                                         |

<sup>\*</sup>t<sub>RC</sub> = Read Cycle Time

#### Timing Waveform Low Vcc Data Retention Waveform





### **UM6116-2/-3 Series**

#### Characteristic Curves



















## UM6116-2/-3 Series

### Ordering Information

| Part No.    | Access Time (ns) | Operating<br>Current<br>Max. (mA) | Standby<br>Current<br>Max. (mA) | Temperature<br>Range | Package        |
|-------------|------------------|-----------------------------------|---------------------------------|----------------------|----------------|
| UM6116-2    | 120 ns           | 100                               | 0.05                            | 0°C to 70°C          | 24L DIP        |
| UM6116-3    | 90 ns            | 100                               | 0.1                             | 0 0 10 70 0          | 24L DIP        |
| UM6116M-2   | 120 ns           | 100                               | 0.05                            | 0°C to 70°C          | 24L SOP        |
| UM6116M-3   | 90 ns            | 100                               | 0.1                             | 00.0700              | 24L SOP        |
| UM6116K-2   | 120 ns           | 100                               | 0.05                            | 0°C to 70°C          | 24L Skinny DIP |
| UM6116K-3   | , 90 ns          | 100                               | 0.1                             | 0010700              | 24L Skinny DIP |
| UM6116-2T   | 120 ns           | 100                               | 0.05                            | -40°C to 85°C        | 24L DIP        |
| UM6116-3T   | 90 ns            | 100                               | 0.1                             |                      | 24L DIP        |
| UM6116M-2T  | 120 ns           | 100                               | 0.05                            | -40°C to 85°C        | 24L SOP        |
| UM6116M-3T  | 90 ns            | 100                               | 0.1                             | -40 0 10 00 0        | 24L SOP        |
| UM6116K-2T  | 120 ns           | 100                               | 0.05                            | -40°C to 85°C        | 24L Skinny DIP |
| UM6116K-3T  | 90 ns            | 100                               | 0.1                             |                      | 24L Skinny DIP |
| UM6116-2L   | 120 ns           | 50.                               | 0.001                           | 0°C to 70°C          | 24L DIP        |
| UM6116-3L   | 90 ns            | 60                                | 0.001                           |                      | 24L DIP        |
| UM6116M-2L  | 120 ns           | 50                                | 0.001                           | 0°C to 70°C          | 24L SOP        |
| UM6116M-3L  | 90 ns            | 50                                | 0.001                           |                      | 24L SOP        |
| UM6116K-2L  | 120 ns           | 50                                | 0.001                           | 0°C to 70°C          | 24L Skinny DIP |
| UM6116K-3L  | 90 ns            | 50                                | 0.001                           |                      | 24L Skinny DIP |
| UM6116-2LT  | 120 ns           | 50                                | 0.001                           | -40°C to 85°C        | 24L DIP        |
| UM6116-3LT  | 90 ns            | 50                                | 0.001                           |                      | 24L DIP        |
| UM6116M-2LT | 120 ns           | 50                                | 0.001                           | -40°C to 85°C        | 24L SOP        |
| UM6116M-3LT | 90 ns            | 50                                | 0.001                           |                      | 24L SOP        |
| UM6116K-2LT | 120 ns           | 50                                | 0,001                           | -40°C to 85°C        | 24L Skinny DIP |
| UM6116K-3LT | 90 ns            | 50                                | 0.001                           | .5 5 .5 5            | 24L Skinny DIP |