#### **ORIGINAL RESEARCH ARTICLE**



# Thermal Analysis of Gallium Oxide-Based Field-Effect Transistors on Different Substrates

Pharyanshu Kachhawa<sup>1,2</sup> • Vaishali Chaudhary<sup>1,3</sup> • Nidhi Chaturvedi<sup>1,2</sup>

Received: 19 April 2022 / Accepted: 3 August 2022 / Published online: 4 September 2022 © The Minerals, Metals & Materials Society 2022

#### Abstract

In this paper, a compact model is presented for the calculation of thermal resistance of gallium oxide-based field-effect transistors (FETs). A gallium oxide epilayer with different substrates of gallium oxide, silicon carbide (SiC), silicon and sapphire is considered for the modeling. Thermal resistance is realized with different epilayer, substrate and gate width thickness. The model is compared and verified on the COMSOL simulation platform with different parametric variations. The model compares favorably with simulation counterparts, with very close agreement (2–3%). Furthermore, channel temperature is also calculated using analytical modeling which helps power device engineers to design the product accordingly. The paper also presents a comparative analysis of the gallium oxide epilayer with different substrates (sapphire, silicon, siC and gallium oxide) to reduce the self-heating effects, which will improve device performance. The gallium oxide epilayer with a SiC substrate-based device shows the best performance in terms of lower thermal resistance and channel temperature. This may help to explore a wide array of possibilities for reducing problems with the thermal characteristics of gallium oxide devices. The analytical modeling presented here helps elucidate the thermal properties of gallium oxide-based devices from both a simulation and fabrication point of view.

Keywords Thermal resistance · channel temperature · analytical model · thermal conductivity · gallium oxide

## Introduction

Wide-band-gap semiconductors play a crucial role in the field of power electronics due to their material properties and advantages. Gallium nitride and silicon carbide-based devices are widely used for various power electronics applications including high-voltage switching, radio-frequency (RF) power amplifiers, satellite communication and electric vehicles. Generally, wide-band-gap devices offer very high power density but at the same time require proper thermal management for their flawless operation. Recently, gallium oxide has emerged as a next-generation power electronics material due to its major advantages in the field, namely (i) very high critical electric field strength (8MV/cm), (ii)

the thermal characteristics of the device is important. As

high-temperature operation compatibility due to its ultrawide band gap, and (iii) ease of high-quality crystal growth



with conventional melt-based techniques.<sup>2,3</sup> These advantages make gallium oxide a promising candidate over GaN and SiC in such applications. Researchers have devoted substantial effort to the further development of gallium oxidebased devices by improving their electrical properties and figures of merit. The practical demonstration of gallium oxide-based devices shows the limitation of these devices in terms of self-heating response due to the low thermal conductivity of gallium oxide ( $\kappa = 27 \text{ W/mK } [010]$ ) and electron-phonon scattering in high-field distribution.<sup>3,4</sup> This limitation requires further research and exploration in the field to improve the reliability of gallium oxide-based devices. The proper operation and reliability of these devices depend on device temperature and thermal resistance, which define the performance and characteristics of the device. Packaging and proper cooling mechanisms are used to reduce the device limitations due to the high-junction-temperature operability. Heat flow through the devices is limited by thermal resistance, which leads to an increase in the channel/ junction temperature. Therefore, an accurate estimation of

Pharyanshu Kachhawa kachhawapharyanshu@gmail.com; pharyanshu.ceeri18a@acsir.res.in

CSIR - Central Electronics Engineering Research Institute, Pilani, Rajasthan, India

Academy of Scientific and Innovative Research (AcSIR), Ghaziabad, Uttar Pradesh, India

<sup>&</sup>lt;sup>3</sup> Bansathali Vidyapith, Bansathali, Rajasthan, India

the thermal behaviour of the device plays a crucial role in the overall device performance, a suitable analytical thermal model is required which can efficiently relate the thermal properties of gallium oxide-based devices in an accurate and time-effective manner. A few thermal models and simulations for estimation of the maximum temperature of gallium oxide metal-oxide-semiconductor field-effect transistors (MOSFETs) and other FETs have been reported experimentally and theoretically.<sup>5–19</sup> The availability of an analytical model will help power device design engineers in developing the optimized design for reduced thermal resistance and improved reliability. In this paper, we propose a simple Laplace equation in a spheroidal and cylindrical coordinate-based analytical model with closed expressions for the calculation of thermal resistance and maximum channel temperature for gallium oxide-based devices. The analytical model depicts the actual heat propagation to better visualize the thermal contours in the device. The proposed analytical model with accurate solvable equations can be applied to gallium oxide-based MOSFETs with various substrates. The feasibility and accuracy of the proposed analytical model are verified by comparison with COMSOL Multiphysics-based numerical simulations.

# **Simulation Setup and Analysis**

Gallium oxide-based MOSFETs are considered with different substrates and gallium oxide epilayers. The MOSFET considered for thermal modelling consists of a gate terminal area  $(L_{\rm g} \times W_{\rm g})$  as the heat source for the device, which generates a constant heat flux at a fixed bias. For the simplicity of the model, the heat flux is considered to be unidirectional (from top to bottom); the substrate acts as a heat sink and the bottom surface is considered isothermal whose temperature is kept at room temperature/ambient temperature (300 K). The gate dielectric is very thin (a few nanometers) and assumed to have no affect on the thermal resistance calculation, and so is neglected in this case. The cross-section of the device taken is presented in Fig. 1. The gallium oxide epilayer with thickness  $t_1$  and comparatively very large substrate of thickness  $t_2$  is taken into account for the calculation of thermal resistance. The assumptions taken for the thermal modelling of the device are as follows:

- 1. The gate area  $(L_{\rm g} \times W_{\rm g})$  is considered as a constant heat source.
- 2. The substrate bottom is considered as an isothermal surface (constant room temperature).
- 3. All other boundaries are considered to be adiabatic, and no outer heat flux is allowed.
- 4. Different substrates and epilayers are considered with their respective constant thermal conductivity.



Fig. 1 Cross-sectional view of the modeled device.

The state of the two contacting surfaces can have a considerable impact on the interfacial thermal resistance at the interface of two materials. A surface's cleanliness, waviness, contact pressure, roughness, yield strength and thermal conductivities of the solids are a few of the characteristics that can have an impact on interfacial thermal resistance. The contact thermal resistance is subject to a wide range of influences, making it challenging to theoretically predict its value. Hence, due to the model's simplicity in this manuscript, interfacial resistance is not taken into account. The two main factors which contribute to heat dissipation are (i) the spreading of thermal resistance in the gallium oxide epilayer and (ii) the substrate or bulk thermal resistance. Therefore, the structure is considered as the two-layer problem, with region I consisting of a tiny heat source, and region II lying in the substrate part with an isothermal bottom surface as shown in Fig 2. In region I, isothermal lines are assumed to propagate as prolate spheroids, and in region II the isothermal lines are assumed to be elliptical cylinders with horizontal spreading. These coordinate systems are used to derive a closed-form expression for the exact calculation of thermal resistance ( $\theta$ ) of these layers. The total thermal resistance is the sum of the thermal resistance of these two regions.

$$\theta_{\text{total}} = \theta_1 + \theta_2 \tag{1}$$

Thermal resistance in region I belongs to the heat source with an epilayer of gallium oxide MOSFET, which plays a major role due to the very low thermal conductivity of gallium oxide, whereas region II represents the substrate part. In this work, we are primarily concerned with substrate characteristics. The interfacial resistance models are therefore



**Fig. 2** Block diagram for modeling and assumptions.



simplified, and as a result, they are not currently taken into consideration for the sake of simplicity. The thermal resistance expression for each region is described below.

## **Region I Thermal Resistance**

The isotropic lines in this region are assumed to be prolate spheroidal in nature, so thermal resistance in this region can be estimated by applying the Laplace solution to this coordinate system. For simplicity, cylindrical coordinates are used for the calculation. The thermal conductivity for this region is considered as the constant thermal conductivity of the epilayer ( $\kappa = \kappa_{epi}$ ). For inner prolate, the inner radius is considered equal to half of the gate length ( $L_{\rm g}$ ), and the outer radius is assumed to be equivalent to half of the separation between the two gate fingers (d). Basic heat equations are used for the analytical modelling of the thermal resistance calculation in the gallium oxide-based FETs.  $^{20,21}$  The heat distribution and temperature change per unit area in a given medium using Fourier law are given by the following expression:

$$q = -kA \frac{dT}{dr}$$
 (2)

where k is thermal conductivity and r is the radius of the cylindrical region through which heat is distributed, and is solved as follows:

$$\int_{r_1}^{r_2} \frac{q}{kA} dr = \int_{T_1}^{T_2} -dT \tag{3}$$

$$\frac{q}{\pi kt} \left( \ln r_2 - \ln r_1 \right) = -(T_2 - T_1) \tag{4}$$

$$q = \frac{T_1 - T_2}{\frac{1}{\pi k t} \ln \frac{r^2}{r^1}} \tag{5}$$

Similarly,

$$q = \frac{\Delta T}{\theta} \tag{6}$$

Thus, by comparing Eqs. 5 and 6, we obtain the thermal resistance for the structure as  $\theta_1$ 

$$\theta = \frac{1}{\pi kt} \ln \frac{r_2}{r_1} \tag{7}$$

In this case k is thermal conductivity, so the thermal conductivity of the epilayer is considered as  $k_{epi}$ , and the gate width of the structure is  $W_g$ . The heat source is the gate area and the heat waves are assumed to be transferred in bulk in a ellipsoidal piped manner; hence the heat charge (q) for the ellipsoidal pipe is given by  $^{22,23}$ 

$$q = \frac{2\pi k(T_1 - T_2)}{\ln\frac{(a_2 + b_2)}{(a_1 + b_1)}}$$
(8)

Therefore, from Eq. 8 the thermal resistance for region I  $(\theta_1)$  is given by

$$\theta_1 = \frac{1}{\pi k_{epi} W_g} \ln \frac{(a_2 + b_2)}{(a_1 + b_1)} \tag{9}$$

where  $W_g$  is the gate width,  $L_g$  is gate length,  $t_1$  is epilayer thickness,  $k_{\rm epi}$  is the thermal conductivity of the gallium oxide epilayer, and d is the gate spacing between two heat sources. The dimension assumptions are considered as  $a_2 = d/2$ ,  $a_1 = L_g/2$ ,  $b_2 = t_1$ ,  $b_1 = t_1/2$  as shown in Fig. 2. After putting these values in Eq. 9, we obtain the final thermal resistance for region I as

$$\theta_1 = \frac{1}{\pi k_{epi} W_g} \ln \left( \frac{d + 2t_1}{L_g + t_1} \right) \tag{10}$$



## **Region II Thermal Resistance**

For calculations of thermal resistance in this region, Laplace solutions are calculated for isothermal lines which are assumed as elliptical cylinders with horizontal spreading. For simplicity, a rectangular coordinate system is used for calculation. This region represents the bulk resistance of the device, which has a negligible effect on the distance between two gates (d). Where  $t_2 \gg L_g$  and  $W_g \gg L_g$  these two assumptions based on gallium oxide-based practical configuration are considered. Hence, the thermal resistance for this region is calculated as:

$$\theta_2 = \frac{t_2}{k_{\text{Sub}} W_g d} \tag{11}$$

The total thermal resistance for the device can be given by the sum of the two individual areas. The total thermal resistance  $\theta_{total}$  is given by:

$$\theta_{\text{total}} = \theta_1 + \theta_2 = \frac{1}{\pi k_{epi} W_g} \ln \left( \frac{d + 2t_1}{L_g + t_1} \right) + \frac{t_2}{k_{\text{Sub}} W_g d}$$
 (12)

The substrate is very thick  $[t_2 \gg \text{gate spacing (d)}]$  and the thickness of the source, gate and drain terminal are also considered to be very thin (a few nanometres), so their heat capacity is ignored for the analytical modelling. In addition, the heat transfer through radiation and convection is assumed to be zero, and all other boundaries except the heat source (top side) are defined as adiabatic. Using this analytical modelling, the thermal resistance of the gallium oxide MOSFET is calculated. For better understanding and greater clarification of the effects of thermal conductivity, different substrates are included in the calculations. The thermal conductivity of gallium oxide plays a crucial role in the modelling. As, the anisotropic nature of gallium oxide thermal conductivity is reported in the literature.<sup>24</sup> We have used a standard equation for the thermal conductivity of gallium oxide [010] as follows:

$$k_{\text{Galliumoxide}}(T) = 0.234 \left(\frac{T}{300}\right)^{-1.27} [\text{ W/cm.}K]$$
 (13)

Other parameters including gate width, epilayer thickness and substrate thickness variation with different substrates are used to check the compatibility and feasibility of the model.

### **Model Verification**

### **Thermal Resistance Calculation**

Generally, power devices consist of multiple-gate fingers, but the maximum heat is typically observed at the middle finger. For simplicity, in this model, we have considered the single-finger gate structure which is considered as an adiabatic plane with regard to the surrounding faces. The heat flux is calculated with the help of Silvaco ATLAS software, which is simulated with the same geometry considered for the analytical modelling. The generated heat power on the gate terminal is taken into account for the numerical simulations carried out using the Heat Transfer module of COMSOL Multiphysics. Figure 5 shows the joule heat power distribution in a gallium oxide-based FET structure, which has maximum heat generation at the drain edge of the gate contact. However, no literature has reported the experimental demonstration of the effects of junction temperature on gallium oxide MOSFETs. Hence, these analytical models are required to predict the device behaviour for better design and reliability. Therefore, the thermal resistance for gallium oxide MOSFET is calculated using the analytical modelling. The following parameters are used for different comparisons.  $t_1 = 300 \text{ nm}$ ,  $L_g = 2 \mu \text{m}$ , d = 24  $\mu\mathrm{m},\,W_g$  = 500  $\mu\mathrm{m},\,t_2$  = 200  $\mu\mathrm{m},\,k_{Ga2O3}$  = 0.27 W/ cm.K [010],  $k_{Si} = 1.5$  W/cm.K,  $k_{SiC} = 3.7$  W/cm.K,  $k_{Sapphire}$ = 0.4 W/cm.K. Overall calculations from Fig. 3(i), (ii), and (iii) shows that the thermal resistance increases with the increase in different device design parameters including gate width, substrate thickness and epilayer thickness. Figure 3(iv) shows enlarged view of thermal resistance for gallium oxide epilayer over gallium oxide substrate. Furthermore, simulation results show that the proposed analytical model predicts the heat flow within the device structure and its thermal resistance so accurately.

The thermal resistance calculated using this analytical model is independent of temperature. Furthermore, this model does not include any effects of packaging and mounting. The model is applied on gallium oxide epitaxial structures with homo and hetero substrates to analyse the thermal effects due to various factors. To verify our modelling we have used a standard finite element analysis software COMSOL Multiphysics (Heat Transfer Module). The analysis is conducted on the structure as shown in Fig. 4. We observed very good agreement with analytical



Fig. 3 Thermal resistance calculation with different parametric variations using analytical model. (i) Gate width variation, (ii) substrate thickness variation, (iii) epilayer thickness variation, (iv) shows enlarged view of thermal resistance for gallium oxide epilayer over gallium oxide substrate.

2500

2000

1500

1000

500

250

300

Thermal Resistance (K/W)



Fig. 4 Thermal resistance calculation validation with COMSOL simulations. (i) Substrate thickness variation, (ii) epilayer thickness variation, (iii) gate width variation.

Table I Analytical modeling and thermal simulation comparison for thermal resistance

| Thermal resistance (K/W)     | 04200  | Ga2O3<br>On Si | Ga2O3<br>On sapphire | Ga2O3<br>On Ga2O3 |
|------------------------------|--------|----------------|----------------------|-------------------|
| COMSOL simulation This model | 97.23  | 157            | 526.4                | 1322.97           |
|                              | 100.71 | 161.82         | 531.86               | 1337.72           |

modelling and COMSOL Multiphysics simulation results, as shown in Table I. These results with different parametric variations are discussed below.

## **Calculation of Channel Temperature**

Junction temperature is an important parameter for predicting the performance quality of a device. Device engineers continuously look for ways to minimize the junction temperature for more efficient performance and long durability of the designed device. This model further uses the thermal resistance value for the calculation of channel temperature, using the following equations. The junction temperature is also calculated with the help of analytical modelling and the following equations:





Fig. 5 (a) Heat power calculation in Silvaco ATLAS, (b) simulated structure in COMSOL Multiphysics, (c) cross-sectional view of the temperature distribution around the gate area, (d) temperature distribution across the device length.

$$T_1 = \theta_1 \cdot P_{\text{loss}} + T_2 \tag{14}$$

$$T_2 = \theta_2 \cdot P_{\text{loss}} + T_3 \tag{15}$$

Combining these equations and putting  $\theta_1$  and  $\theta_2$  values,

$$T_{1} = \frac{1}{\pi k_{epi} W_{g}} \ln \left( \frac{d + 2t_{1}}{L_{g} + t_{1}} \right) \cdot P_{loss} + T_{2}$$
 (16)

$$T_2 = \frac{t_2}{k_{\text{Sub}} W_e d} \cdot P_{\text{loss}} + T_3 \tag{17}$$

$$T_{\text{max}} = \left[\frac{1}{\pi k_{epi} W_g} \ln \left(\frac{d+2t_1}{L_g+t_1}\right) + \frac{t_2}{k_{\text{Sub}} W_g d}\right] \cdot P_{\text{loss}} + T_3$$
(18)

where  $T_1$  is the maximum junction/channel temperature,  $T_2$  is the initial temperature and  $T_3$  is assumed as ambient temperature (300 K). To verify the analytical model we have to consider the heat flux density calculated for the reference structure in Silvaco ATLAS software. The simulated heat power (1.78  $\times$  10<sup>16</sup>  $W/m^3$ ) is applied to the heat source

in COMSOL Multiphysics and the channel temperature is simulated. We observed a similar channel temperature using this. In addition, the modelled structure is simulated in Silvaco ATLAS and the corresponding heat power is calculated. The same heat power is applied to the heat source (in this case, the gate electrode) in COMSOL Multiphysics, as shown in Fig. 5a and b. Figure 5c and d illustrates the cross-sectional view of the temperature distribution around the heat source and temperature variations across the device length, respectively. Figure 6 shows the calculation of channel temperature for different parametric variations of (i) gate width variation, (ii) substrate thickness variation and (iii) epilayer thickness variation using the proposed analytical model and (iv) shows the enlarged view for gallium oxide epilayer over gallium oxide substrate. Thermal modelling has been carried out to determine the channel temperature with different variations in the device parameters. We observed that thermal resistance also increased with an increase in device parameters, hence leading to an increase in channel temperature as well. The analytical model data and simulation data are also compared to validate the analytical model as shown in Fig. 7, which shows close agreement with simulation data.



Fig. 6 Channel temperature calculation with different parametric variations using analytical model. (i) Gate width variation, (ii) substrate thickness variation, (iii) epilayer thickness variation, (iv) shows the enlarged view for gallium oxide epilayer over gallium oxide substrate.



Fig. 7 Channel temperature calculation validation with COMSOL simulations. (i) Epilayer thickness variation, (ii) substrate thickness variation.



**Table II** Channel temperature calculation with different power and substrate structures

| Substrate/  | SiC       | Si        | Sapphire  | Ga2O3     |
|-------------|-----------|-----------|-----------|-----------|
| Power       | Temp. (K) | Temp. (K) | Temp. (K) | Temp. (K) |
| Dissipation |           |           |           |           |
| 0.25 W/mm   | 325.17    | 340.45    | 432.96    | 620.51    |
| 0.50 W/mm   | 350.35    | 380.91    | 565.93    | 968.86    |
| 0.75 W/mm   | 375.53    | 421.36    | 698.89    | 1303.29   |
| 1 W/mm      | 400.17    | 461.82    | 831.86    | 1637.72   |

These channel temperature calculations were conducted at 0.25 W/mm dissipated power. Table II shows the channel temperature variation with power dissipation of 0.25 W/mm to 1 W/mm with varied substrate thickness. It can be observed that a foreign substrate with good thermal conductivity reduces the channel temperature and self-heating of gallium oxide-based devices to a great extent. This model can help device designers in choosing the device dimensions and predict the thermal properties of the designed devices.



### Conclusion

An analytical model based on closed-form expressions is presented for gallium oxide-based FETs. This analytical model can be used to accurately determine the thermal resistance and channel temperature of the device. The Heat Transfer Module of the COMSOL Multiphysics standard finite element analysis tool is used to validate the model. As the low thermal conductivity of gallium oxide is the primary concern for device engineers, this model can be very useful for them to predict the thermal characteristics of the device for better performance and long durability.

Acknowledgments The authors would like to thanks CSIR, India for providing financial support under CSIR SRF-Direct Scheme (Grant no. 31/0007(11993)/2021-EMR-I). The authors are grateful to the director of CSIR-CEERI, Pilani for guidance and directions.

Author Contributions All authors contributed to the study conception and design. Material preparation, Design and simulation data collection and analysis were performed by Pharyanshu Kachhawa and Vaishali Chaudhary. The first draft of the manuscript was written by Pharyanshu Kachhawa. The conceptualization protocols, project monitoring and validation were done by Nidhi Chaturvedi. All authors read and approved the final manuscript.

Funding The presented work is supported by CSIR-India Direct-SRF scheme

**Availability of data and material** All data are presented in the manuscript itself.

Code availability Not Applicable

**Conflict of interest** The authors have no relevant financial or non-financial interests to disclose. The authors declare that they have no conflict of interest.

Ethics approval Not applicable

Consent to participate Not applicable

Consent for publication Not applicable

## References

- B. Baliga and ED. Jayant , Wide Bandgap Semiconductor Power Devices: Materials, Physics, Design, and Applications. Woodhead Publishing (2018)
- M. Higashiwaki, K. Sasaki, and A. Kuramata, T. Masui, S. Yamakoshi, Gallium oxide (Ga<sub>2</sub>O<sub>3</sub>) metal-semiconductor field-effect transistors on single-crystal β-Ga<sub>2</sub>O<sub>3</sub> (010) substrates. Appl. Phys. Lett. 100(1), 013504 (2012)
- S.J. Pearton, Jiancheng Yang, Patrick H. Cary IV, Fan Ren, Jihyun Kim, Marko J. Tadjer, and Michael A. Mastro, A review of Ga<sub>2</sub>O<sub>3</sub> materials, processing, and devices. *Appl. Phys. Rev.* 5(1), 011301 (2018)
- Masataka Higashiwaki and Gregg H. Jessen, Guest Editorial: The dawn of gallium oxide microelectronics. *Appl. Phys. Lett.* 112(6), 060401 (2018)

- R. Kraus, P. Turkes, and HJ. Mattausch, Modelling the self-heating of power devices." In Proceedings of the 4th international symposium on power semiconductor devices and ics, 124. IEEE, 1992.
- Darwish, Ali Mohamed, Andrew J. Bayba, H. Alfred Hung, Accurate determination of thermal resistance of FETs. *IEEE Trans. Microw. Theory Tech.* 53(1), 306–313 (2005)
- Manju K. Chattopadhyay, and Sanjiv Tokekar, Thermal model for dc characteristics of algan/gan hemts including self-heating effect and non-linear polarization. *Microelectron. J.* 39(10), 1181–1188 (2008)
- Xiaole Jia, Hu. Haodong, Genquan Han, Yan Liu, and Yue Hao, Analytical model for the channel maximum temperature in Ga<sub>2</sub>O<sub>3</sub> MOSFETs. Nanoscale Res. Lett. 16(1), 1–6 (2021)
- Chao Yuan, Yuewei Zhang, Robert Montgomery, Samuel Kim, Jingjing Shi, Akhil Mauze, Takeki Itoh, James S. Speck, and Samuel Graham, Modeling and analysis for thermal management in gallium oxide field-effect transistors. *J. Appl. Phys.* 127(15), 154502 (2020)
- Ramchandra Kotecha, Wyatt Metzger, Barry Mather, Sreekant Narumanchi, Andriy Zakutayev, Modeling and analysis of gallium oxide vertical transistors. ECS J. Solid State Sci. Technol. 8(7), Q3202 (2019)
- P. Paret, G. Moreno, B. Kekelia, R. Kotecha, X. Feng, K. Bennion, B. Mather, A. Zakutayev, S. Narumanchi, S. Graham, and S. Kim. Thermal and thermomechanical modeling to design a gallium oxide power electronics package. In: 2018 IEEE 6th workshop on wide bandgap power devices and applications (WiPDA), p. 287 IEEE (2018)
- S.A.O. Russell, A. Perez-Tomas, C.F. McConville, C.A. Fisher, D.P. Hamilton, P.A. Mawby, and M.R. Jennings, Heteroepitaxial beta-Ga<sub>2</sub>O<sub>3</sub> on 4H-SiC for an FET with reduced self heating. *IEEE J. Electron Dev. Soc.* 5(4), 256–261 (2017)
- Kumar Nitish, Chandan Joishi, Zhanbo Xia, Sidhharth Rajan, and Satish Kumar, Electrothermal characteristics of delta-doped β-Ga<sub>2</sub>O<sub>3</sub> metal-semiconductor field-effect transistors *IEEE Trans.* Electron Dev. 66(12), 5360–5366 (2019)
- Wong, Man Hoi, Yoji Morikawa, Kohei Sasaki, Akito Kuramata, Shigenobu Yamakoshi, and Masataka Higashiwaki, Characterization of channel temperature in Ga<sub>2</sub>O<sub>3</sub> metal-oxide-semiconductor field-effect transistors by electrical measurements and thermal modeling. *Appl. Phys. Lett.* 109(19), 193503 (2016)
- J.W. Pomeroy, C. Middleton, M. Singh, S. Dalcanale, M.J. Uren, M.H. Wong, K. Sasaki, A. Kuramata, S. Yamakoshi, M. Higashiwaki, and M. Kuball, Raman thermography of peak channel temperature in β-Ga<sub>2</sub>O<sub>3</sub> MOSFETs. *IEEE Electron Dev. Lett.* 40(2), 189–192 (2018)
- P. Kachhawa and N. Chaturvedi, A simulation approach for depletion and enhancement mode in β-Ga<sub>2</sub>O<sub>3</sub> MOSFET. *IETE Tech. Rev.* (2021). https://doi.org/10.1080/02564602.2021.2004936
- Darwish, Ali Mohamed, Andrew J. Bayba, H. Alfred Hung, Thermal resistance calculation of AlGaN-GaN devices. *IEEE Trans. Microw. Theory Tech.* 52(11), 2611–2620 (2004)
- C.N. Saha, A. Vaidya, and U. Singisetti, Temperature dependent pulsed IV and RF characterization of β-(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub> hetero-structure FET with ex situ passivation. *Appl. Phys. Lett.* 120(17), 172102 (2022)
- A. Vaidya, C.N. Saha, and U. Singisetti, Enhancement mode β-(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub> heterostructure FET (HFET) with high transconductance and cutoff frequency. *IEEE Electron Dev. Lett.* 42(10), 1444–1447 (2021)
- 20. D. Pitts, Schaum's Outline of Theory and Problems of Heat Transfer, 2nd edn. (McGraw-Hill, Washington, DC, 1997)
- H. John, I.V. Lienhard, H. John, and V. Lienhard, A Heat Transfer Textbook (Phlogiston Press, Cambridge, MA, 2003)



- 22. E. Hahne and U. Grigull, Shape factor and shape resistance for steady multidimensional heat conduction. *Int. J. Heat Mass Transf.* 18(6), 751–767 (1975)
- J.H. VanSant, Conduction heat transfer solutions. No. UCRL-52863-Rev. 1 (Lawrence Livermore National Lab, CA (USA), 1983)
- 24. Z. Guo, A. Verma, X. Wu, F. Sun, A. Hickman, T. Masui, A. Kuramata, M. Higashiwaki, D. Jena, and T. Luo, Anisotropic thermal conductivity in single crystal β-gallium oxide. *Appl. Phys. Lett.* 106, 111909 (2015)
- A. Silvaco, Atlas simulation of a wide bandgap Ga<sub>2</sub>O<sub>3</sub> mosfet. Simul. Stand. 23(4), 7–9 (2013)

**Publisher's Note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

