

## Chiplets On the Rise 2020 Heterogeneous Integration Roadmap Symposium

David C. Kehlet, Research Scientist February 21, 2020

## LEGAL INFORMATION

This presentation contains the general insights and opinions of Intel Corporation ("Intel"). The information in this presentation is provided for information only and is not to be relied upon for any other purpose than educational. Statements in this document that refer to Intel's plans and expectations for the quarter, the year, and the future, are forward-looking statements that involve a number of risks and uncertainties. A detailed discussion of the factors that could affect Intel's results and plans is included in Intel's SEC filings, including the annual report on Form 10-K.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at www.intel.com.

Results have been estimated or simulated using internal Intel analysis or architecture simulation or modeling, and provided to you for informational purposes. Any differences in your system hardware, software or configuration may affect your actual performance.

<sup>†</sup>Tests measure performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit www.intel.com/benchmarks.

Copyright © 2020 Intel Corporation.

Intel, the Intel logo, the Intel. Experience What's Inside logo, eASIC, and Stratix are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others



## The Case for Chiplets



"It may prove to be more economical to build large systems out of smaller functions, which are separately packaged and interconnected." <sup>1</sup>

Gordon E. Moore

<sup>1</sup>3rd Page of Moore's 1965 paper, "Cramming more components onto integrated circuits"



## Chiplets on the Rise: Early Days and the Mother of Invention



### Chiplets on the Rise: Early Days

#### **Intel to make 14-nm FPGAs for Altera**

By <u>Rick Merritt</u> 02.26.2013

SAN JOSE, Calif. – Intel Corp. will build FPGAs for Altera Corp. using its 14-nm FinFET process technology in a doal.

that turns up the heat on TSMC in foundry and Xilin Altera and Intel Extend Manufacturing high-end FPGAs.

Description to Include Development of

Source: FF Times





### Altera and Intel Extend Manufacturing Partnership to Include Development of Multi-Die Devices

Collaboration Will Optimize Integration of 14 nm Tri-Gate Stratix 10 FPGAs with Heterogeneous Technologies into a Single System-in-a-Package

San Jose and Santa Clara, Calif., March 26, 2014 – Altera Corporation (Nasdaq: ALTR) and Intel Corporation today announced their collaboration on the development of multidie devices that leverage Intel's world-class package and assembly capabilities and Altera's leading-edge programmable logic technology.

Source: Intel



## Arria 10 Legacy

Arria 10 on TSMC 20nm, the generation preceding Stratix 10 on Intel 14nm



= Thousands of wires betweenCore & Transceiver Columns:

Data Tx, Rx
Clocks
Configuration
Control

Arria 10 die image source: IEEE CICC, "Arria 10 Device Architecture," Tyhach et al

#### Arria 10 Die

Transceiver Column Transceiver Column



### The Necessities of Stratix 10

### **Historical Challenges of 2013**

- Die Disaggregation: How to separate a Monolithic FPGA into chiplets?
- Heterogeneous Integration: How to integrate Transceiver chiplets built on TSMC 20nm with the Intel 14nm main die?

## **High-Density Packaging**



High-density packaging technology provides 7-8x IO density increase



Intel
Embedded
Multi-die
Interconnect
Bridge
(EMIB)

#### Intel® Stratix® 10 FPGAs and SoCs with Intel EMIB



AIB Die-to-Die Physical Interface

## AIB: Common chiplet wide parallel physical interface

- Advanced Interface Bus (AIB)
- AIB is a clock-forwarded parallel data transfer like DDR DRAM
- Advanced Packaging with a 2.5D interposer like CoWoS\* or EMIB
- AIB is PHY level: OSI Layer 1
- Build protocols like AXI\*-4 or PCI Express\* on top of AIB



# Early Days and the Mother of Invention Takeaways

Advanced packaging technology enabled new thinking about SoC microarchitecture

- Die disaggregation
- Heterogeneous integration
- Die-to-die interface with high bandwidth and low latency gives near-monolithic performance

## Chiplets on the Rise: Intel's FPGA Transceiver Leadership





News Byte

February 26, 2018

# INTEL SHIPS INDUSTRY'S FIRST 58G PAM4-CAPABLE FPGA BUILT FOR MULTI-TERABIT NETWORK INFRASTRUCTURE AND NFV



Mid 2015: Altera started a parallel development for a new transceiver chiplet

Had to mechanically and electrically drop-in with the same Stratix 10 main die – seeds of standardization

First 56Gbps transceivers in the FPGA industry, first 56Gbps product at Intel



# Intel's FPGA Transceiver Leadership Takeaways

Able to add powerful new capability to an existing SoC

Chiplet approach allowed organizational flexibility in execution: parallel team did not defocus main die team

Released this mid-life kicker to Stratix 10, ahead of cycle with the next FPGA development

# Chiplets on the Rise: DARPA CHIPS and Standardization



"In CHIPS, we're working with Intel on some of their integration strategies ... so that you can do that composable design."

DARPA's ERI director <u>Bill</u> <u>Chappell</u>

Source: IEEE Spectrum 7/2018



CHIPS will develop the **design tools and integration standards** required to demonstrate **modular electronic systems** that can leverage **the best of DoD and commercial** designs and technology.



CHIPS is focused on creating modular IP – not new IP!

## Plug and Play Standard: AIB Die-to-Die Interface

IEEE Spectrum 7/2018: "Intel CTO Mike Mayberry says that Intel will provide its Advanced Interface Bus (AIB) royalty-free."

Chiplets (die assembled into a Multi-Chip Package) need a standard interface for reuse and interoperability: **AIB** 

AIB adopted by US Government DARPA CHIPS performers over competing SERDES concepts

 Fundamental to the US Government's Heterogeneous Integration strategy

Purpose is to grow an ecosystem of interoperating chiplets

## AIB Promoters Agreement Organizations

Ayar Labs **The Boeing Company Cadence Design Systems Inc. eSilicon Corporation Georgia Tech Research Corp. Intel Corporation Intrinsix Corp.** Jariet Technologies, Inc. **Lockheed Martin Corporation Advanced Technology Laboratories National Technology & Engineering** Solutions of Sandia, LLC **North Carolina State University** The Regents of the University of Michigan Synopsys, Inc.

## Chiplets Kickstarted by DARPA



#### High level of RF/Digital Integration in 14LPP SOC

- 4x ADC/DAC macrocells
- Per-channe digital pre-processing (~40M gates/channel)
- Standardi ed AIB low power in-package parallel interface

#### Ayar Labs Selected as Optical Solution Partner for Intel's DARPA PIPES Project and Announces Customer Sampling Program

Company will demonstrate latest solution at Supercomputing 2019 Conference as a core innovation to drive Moore's Law benefits for the next decade and beyond

November 18, 2019 10:00 AM Eastern Standard Time

SANTA CLARA, Calif.--(<u>BUSINESS WIRE</u>)--Ayar Labs is pleased to announce that it's been selected as Intel's optical I/O solution partner for their recently awarded DARPA PIPES research project. In the first phase of the project, the Ayar Labs TeraPHY™ chiplet will be co-packaged with an Intel FPGA using the AIB (Advanced Interconnect Bus) interface.

## AIB Public Specification and Hardware Open Source



#### **AIB Public Specification includes:**

 Electrical specs, bump array mechanicals, data/clock/ control signal definitions, reset handshaking, JTAG



#### AIB Open Source Hardware on GitHub

- Register transfer level (RTL), netlists, generic cell library
- Purpose: reduce development cost

Available at <a href="https://github.com/chipsalliance/aib-phy-hardware">https://github.com/chipsalliance/aib-phy-hardware</a>



# DARPA CHIPS and Standardization Takeaways

Government stepped in when industry could not make a standard on its own

DARPA Leadership inspired us to develop not-originally-planned benefits: hardware open source

## Chiplets on the Rise: Chiplet Ecosystem



## **Growing AIB-Based Chiplet Ecosystem**

#### Chiplets in production with Intel® Stratix™ 10 FPGAs

■ L-Tile 17G SERDES, H-Tile 28G SERDES, E-Tile 58G SERDES

#### New chiplets with Intel<sup>®</sup> Agilex<sup>™</sup> FPGAs

- F-Tile 112 Gbps serializer /deserializer (SERDES)
- P-Tile PCI Express\* (PCIe) Gen4
- R-Tile PCIe Gen5 and Compute Express Link\* (CXL)
- Custom intellectual property (IP) via Intel® eASIC™

### Industry adoption

- Jariet Technologies 64Gsamples/s ADC/DAC chiplet
- Ayar Labs photonics chiplet
- Others coming soon



Intel Stratix 10

### Intel and CHIPS Alliance



Intel joined the CHIPS Alliance in December 2019

With Intel contributing AIB as a royalty-free CHIPS Alliance specification and CHIPS Alliance hardware open source project, the industry benefits from the CHIPS Alliance objectives<sup>1</sup>:

"The mission of the CHIPS Alliance is to develop high-quality, open source hardware designs relevant to silicon devices and FPGAs."

"By creating an open and collaborative environment, CHIPS Alliance shares resources to lower the cost of development."

#### CHIPS Alliance Members<sup>1</sup>:































1. Source: chipsalliance.org



## Chiplet Ecosystem Must Have #1: PHY IP

### **Excellent progress on AIB PHY IP:**

- AIB Open Source enhancements: multichip simulation testbenches, both SoC and chiplet interfaces
- AIB IP announced from eSilicon and Blue Cheetah Analog Design
- Research into Automated Physical Design Generation to reduce process porting costs





SAN JOSE, Calif., Sept. 22, 2019 (GLOBE NEWSWIRE) -- eSilicon, a leading provider of FinFET ASICs, market-specific IP platforms and advanced 2.5D packaging solutions, announced today its 7nm high-bandwidth interconnect (HBI™)<sup>+</sup> physical interface (PHY) IP is available to be licensed for inclusion in customer designs. This special-purpose hard IP block delivers a high-bandwidth, low power and low-latency

AIB Plus compliant: Intel Advanced Interface Bus (AIB) version 1.1



# Chiplet Ecosystem Must Have #2: Availability of Advanced Packaging Technology

#### Need generally available Advanced Packaging Technology!

"Large" business opportunity is needed to interest providers of Advanced Packaging Technology

How can the semiconductor packaging industry reduce the barriers?

- Could you be the "MOSIS" of packaging?
  - MOSIS is a multi-project wafer provider that lowers the per-project cost of masks
- Could you offer MCP design and prototypes for under \$100K?
- Could you make a Google-type offer?

## **Chiplets on the Rise Summary**

Advanced packaging technology inspired new thinking about SoC microarchitecture

Chiplets enable faster system development serving a broader range of applications

General availability of advanced packaging technology  $\rightarrow$  stronger chiplet ecosystem  $\rightarrow$  better value we can provide

