# Anubhay Bhatla

Department of Electrical Engineering, IIT Bombay ☑ bhatlaanubhav2001@gmail.com • • • anubhavbhatla.github.io

# Research Interests

Computer Systems and Architecture, Hardware Security

# Education

#### **Indian Institute of Technology Bombay**

Integrated B.Tech+M.Tech in Electrical Engineering (Electronic Systems) Minor Degree in Computer Science and Engineering

(Nov. 2020 - Present) CPI: 9.13/10

# Scholastic Achievements

- Awarded Undergraduate Research Award by IIT Bombay for excellence in research and development (2023)
- Secured All India Rank 266 in Joint Entrance Exam, JEE (Advanced) among 160 thousand candidates (2020)
- o Acquired an All India Rank 490 in Joint Entrance Exam, JEE (Mains) among 1.1 million candidates (2020) (2018)
- o Awarded the Kishore Vaigyanak Protsahan Yojana (KVPY) fellowship with All India Rank 337
- o Secured Top 250 rank among 300 thousand candidates in the Bits Pilani entrance examination (2020)

# **Publications**

A. Bhatla, Navneet, M. Qureshi, B. Panda, OASIS: Enabling Provably Secure Randomized Caches at Ultra-Low Cost Under review at the International Symposium on High-Performance Computer Architecture (HPCA'25)

A. Bhatla, Navneet, B. Panda, The Maya Cache: A Storage-efficient and Secure Fully-associative Last-level Cache Presented at the International Symposium on Computer Architecture (ISCA'24)

# Research & Work Experience

#### Practical and Secure Cache Design at Ultra-Low Cost

(Dec. 2023 - Present)

Prof. Biswabandan Panda, IIT Bombay & Prof. Moinuddin Qureshi, Georgia Tech

Research Project

- O Designed Oasis, a secure and practical last-level cache design which provides complete security against eviction-based cache attacks at an ultra-low cost and with minimal changes compared to a traditional non-secure cache
- O Performed extensive simulations using the bucket-and-balls model to show complete security in a system lifetime
- O Used the ChampSim multi-core simulator to obtain performance results for the Oasis cache design

#### Hardware-efficient Secure Cache Design

(Jan. 2023 - Jul. 2024)

Prof. Biswabandan Panda, IIT Bombay

Research Project

- O Proposed Maya, a secure fully-associative last-level cache design which provides complete **security** against eviction-based cache attacks while saving storage, power, energy, and area compared to a non-secure baseline
- Designed and simulated a security model for the Maya cache to ensure no set-associative evictions occur in 10<sup>16</sup> years
- O Implemented the Maya cache design on the ChampSim simulator to obtain a 2% performance gain compared to a non-secure baseline, and performed analysis for sensitivity to the number of cores and cache size

#### Secure Cache-line Reallocation

(Jul. 2022 - Nov. 2022)

EE691: R&D Project

Prof. Virendra Singh, IIT Bombay

- O Studied and implemented the PASS-P, Utility-based Dynamic Cache Partitioning (UCP), and static cache partitioning techniques for multi-core systems on the Sniper multi-core simulator & analyzed results for different cache configurations
- Oconducted thorough analysis of performance, sensitivity, re-allocated blocks and dead blocks for different benchmarks
- o Proposed & implemented modifications to PASS-P using Sniper simulator, reducing dead block percentage by over 10%

#### **Embedded Software Intern**

(May 2023 - Jul. 2023)

Texas Instruments India, Bangalore

- O Created a driver monitoring application for the AM62Ax Sitara processor using the GStreamer media framework
- o Modified the existing GStreamer pipelines to enable stacking of multiple DNN models required for the application
- O Analyzed the boot flow of various processors and created a boot loader porting guide for the Sitara AM62x processor
- O Reviewed existing documentation and Linux examples for the AM62x & suggested changes to improve user experience

# Teaching Experience & Leadership

#### **Department Academic Mentor**

(May 2024 - Present)

Student Mentorship Program, IIT Bombay

Mentorship

- o Selected as a mentor among 100+ applicants after a rigorous process consisting of interviews and peer review
- Mentoring 6 sophomore students and providing them with academic and personal support
- o Contributed to the department website and collected course feedback as a member of the resources subgroup

#### Teaching Assistant

(Jun. 2024 - Present)

Prof. Biswabandan Panda, IIT Bombay

CS683: Advanced Computer Architecture

o Responsible for creating assignment problems, evaluation, and academically mentoring students

Teaching Assistant

(Jul. 2024 - Present)

Prof. Preeti Rao, IIT Bombay

EE229: Signal Processing

o Tasked with the responsibility of conducting doubt-solving sessions and helping with the course evaluation

Teaching Assistant

(Jan. 2023 - Apr. 2023)

Prof. Virendra Singh, IIT Bombay

EE309: Microprocessors

 $\circ$  Tasked with the responsibility of conducting **doubt-solving sessions** and academically mentoring students

# **Academic Projects**

## Sliced-Out-of-Order Core Implementations

(Jul. 2023 - Nov. 2023)

Prof. Virendra Singh, IIT Bombay

EE748: Advanced Topics in Computer Architecture

- $\odot$  Reviewed literature on sliced-OoO cores which add minimal components on InO cores for MLP extraction
- Implemented the backward dependency algorithm and hardware structures proposed by the state-of-the-art Load-Slice core using the gem5 simulator and extended it to implement the modifications suggested by Freeflow core

#### Superscalar Processor Design

(Jul. 2022 - Nov. 2022)

Prof. Virendra Singh, IIT Bombay

CS683: Advanced Computer Architecture

- O Designed 2-way OoO Superscalar processor with a Turing-complete instruction set architecture of 17 instructions
- O Implemented key components: Reservation Station, Reorder Buffer, Execution pipelines & Memory system in VHDL
- $\circ$  Conducted thorough software testing for all 17 instructions on **GHDL** and GTKWave simulations using a testbench

#### **EEG Data Acquisition System**

(Jan. 2023 - Nov. 2023)

Prof. Siddharth Tallur, IIT Bombay Supervised Research Exposition & EE344: Electronic Design Lab

- O Designed a 24-channel setup on a 4-layer PCB, complete with the analog front-end, daisy-chaining for the ADCs, analog and digital power regulators, and peripheral interfacing using two SPI buses present on the microcontroller
- $\circ$  Implemented a **4-channel modular** signal acquisition setup along with a **3D-printed headgear** for demo purposes
- O Received the Best Project Award out of 60+ teams for exemplary performance throughout the duration of the project

#### VLSI Circuit Design

(Jul. 2022 - Nov. 2022)

Prof. Dinesh Sharma, IIT Bombay

EE671: VLSI Design

- ${\color{blue} \circ} \ \text{Designed} \ \textbf{logic} \ \textbf{gates} \ \text{using} \ \text{CMOS}, \ \text{pseudo-NMOS}, \ \text{CVSL} \ \text{and} \ \text{CPL} \ \text{design} \ \text{styles}, \ \text{and} \ \text{analyzed} \ \text{output} \ \text{characteristics}$
- O Created a 16-bit Brent Kung logarithmic fast adder in VHDL and validated the design using ModelSim simulations
- O Utilized the Dadda Reduction Algorithm to optimize the efficiency of a 16-bit Multiply and Accumulate circuit

#### Low Power OTA Design with RC Compensation

(Jul. 2023 - Nov. 2023)

Prof. Rajesh Zele, IIT Bombay

EE618: CMOS Analog VLSI Design

- o Designed and implemented a **low-power** 2-stage Operational Transconductance Amplifier with **RC Compensation** using **Cadence** to attain 50 dB gain, unity gain frequency of 108MHz & phase margin of 67.4°
- $\circ$  Attained slew rate of 163 V/ $\mu$ s, 1% settling time of 6.84 ns and 69.1 dB CMRR, within 0.22mW power budget

## **VLSI Circuit Partitioning**

(Jul. 2022 - Nov. 2022)

Prof. Virendra Singh, IIT Bombay

EE677: Foundation of VLSI CAD

- Studied and implemented graph partitioning algorithms and heuristics such as the Kernighan-Lin Algorithm, Clustering Based Heuristic, and Hagen Kahng EIG Algorithm used for efficient VLSI circuit partitioning
- O Performed comparative performance analysis & visualization of the algorithms using matplotlib and networkx libraries

#### CMOS Implementation of Low Power Equi-Prop System

(Jul. 2023 - Nov. 2023)

Prof. Udayan Ganguly, IIT Bombay

EE746: Neuromorphic Engineering

- o Modelled activity of spiking neurons like Izhikevich and Hodgkin-Huxley to determine energy cost of a spike
- o Implemented the Spiking Equilibrium Propagation algorithm in 45nm CMOS technology using LTSpice
- $\circ$  Achieved a total power consumption of  $82.7\mu W$  with only  $8.8\mu W$  power consumed by the synapse circuit

#### Pipelined Processor Design

(Jan. 2022 - Apr. 2022)

Prof. Virendra Singh, IIT Bombay

EE309: Microprocessors

- O Designed and implemented a 16-bit, 6-stage pipeline processor, capable of efficiently running a total of 17 instructions
- One of the few teams to optimize the processor using Hazard mitigation, Forwarding & Branch prediction techniques
- O Performed software testing for all the instructions using Intel Quartus Environment and the ModelSim HDL simulator

#### Valet Parking Bot

(Jan. 2023 - Apr. 2023)

Prof. Paritosh Pandya and Prof. Kavi Arya, IIT Bombay

CS684: Embedded Systems

- O Interfaced tracker sensors, proximity sensors, and position encoders using the Arduino board present on the Alphabot
- o Implemented and tested algorithms for line following, obstacle avoidance, and parking using the **Heptagon** language
- O Programmed the controller in Embedded C to set up sensors & motor drivers, and interface with the Heptagon code

# General Purpose GPUs

(May 2022 - Jul. 2022) Reading Project

Prof. Virendra Singh, IIT Bombay

- пешиту Етојесі
- O Studied and reviewed the SIMT Core, Memory systems and the programming model related to GP-GPU architecture
- O Reviewed literature about analyzing and leveraging a **Decoupled LLC** design and implementing it on GPGPU-Sim
- ${\color{blue} \circ} \ Performed\ various\ benchmark\ simulations\ on\ the\ \textbf{GPGPU-Sim}\ simulator\ and\ carefully\ analyzed\ the\ outputs\ received$

#### **Microprocessor Implementations**

(Jan. 2022 - Apr. 2022)

Prof. Saravanan Vijaykumaran, IIT Bombay

- EE337: Microprocessors Lab
- O Designed and tested a two-party, password-secure ATM capable of taking action inputs from keyboard using UART
- O Implemented a reaction timer in Assembly to display the time it takes for the user to respond to a stimulus (in ms)
- $\odot$  Interfaced LM35 sensor with  $\mu$ C using serial peripheral interfacing to monitor & display real-time ambient temperature

#### Digital Circuit Design

(Jul. 2021 - Nov. 2021)

Prof. Maryam Shojaei Baghini, IIT Bombay

- EE214: Digital Circuits Lab
- o Acquired the knowledge of **Finite-state machines** and the methodology for implementing them using D-FlipFlops
- $\odot$  Implemented a **4-bit Sequence Generator** with D-FlipFlops using sequential and behavioral modelling in VHDL
- $\circ$  Performed software testing using Quartus simulations and hardware testing using **Scanchain** on the **Krypton board**

# **Technical Skills**

**Languages** C, C++, VHDL, Verilog, Python, Assembly, Heptagon

Software Intel Quartus, Autodesk Fusion 360, GStreamer, Cadence Virtuoso, GHDL, Keil  $\mu$ Vision, MATLAB, LTSpice, Ngspice, ArduinoIDE, GNU Radio, LATEX, AutoCAD, Solidworks

Simulators ChampSim, gem5, Sniper, GPGPU-Sim

## Courses Undertaken

**Computer Systems:** Advanced Topics in Computer Architecture, Advanced Computer Architecture, Operating Systems, High-Performance Scientific Computing, Microprocessors

**Hardware Design:** VLSI Design, Algorithmic Design of Digital Systems, RF Microelectronics Chip Design, Testing & Verification of VLSI Circuits, CMOS Analog VLSI Design, VLSI Design Lab, Electronic Design Lab, Neuromorphic Engineering, Foundation of VLSI CAD

Computer Science: Data Structure & Algorithms, Design & Analysis of Algorithms, Principles of Data & System Security, Embedded Systems, Discrete Structures

**Electrical Engineering:** Communication Networks, Nanoelectronics, Signal Processing, Control Systems **Miscellaneous:** Intro to Machine Learning, Economics, Sociology, Quantum Physics & Application, Biology

## Extracurriculars

o Completed one year of training under the National Cadet Corps, IIT Bombay

(2021)

- o Awarded Special Mention out of 82 students in LATEX boot camp conducted by UGAC, IIT Bombay (2021)
- o Designed & assembled remote-controlled plane for RC Plane Competition held by Aeromodelling Club (2021)
- O Volunteered as a guide for the EE lab tour organized by Alumni & Corporate Engagement Assoc. (2022)