Course Name: Digital Hardware Design

Course Code: 17B1NEC741



## Finite State Machine-7

Dr. Arti Noor
Dean, Academic Affairs
Electronics and Communication Engineering,
Jaypee Institute of Information Technology, Noida



## Conversion From Mealy to Moore Machine

**Example-1:** Convert the following Mealy machine into an equivalent Moore machine



| Present<br>State | Next State 0   |     | Next State 1   |     |
|------------------|----------------|-----|----------------|-----|
|                  | State          | o/P | State          | o/P |
| q <sub>1</sub>   | q <sub>1</sub> | 0   | q <sub>2</sub> | 0   |
| q <sub>2</sub>   | q <sub>2</sub> | 1   | q <sub>3</sub> | o   |
| q <sub>3</sub>   | q <sub>2</sub> | o   | q <sub>3</sub> | 1   |
|                  |                |     |                |     |





**Example-1:** Convert the following Mealy machine into an equivalent Moore machine



- 1. State q1 has only one output. No Split
- 2. State q2 and q3 have both outputs 0 and 1. So create two states. For q2, two states will be q20(with output 0) and q21(with output 1).
- 3. Similarly, for q3 two states will be q30(with output 0) and q31(with output 1).





Example-1: Design the Moore Machine from Mealy Machine

| Present<br>State | Next State 0   |     | Next State 1   |     |
|------------------|----------------|-----|----------------|-----|
|                  | State          | o/P | State          | o/P |
| q <sub>1</sub>   | q <sub>1</sub> | 0   | q <sub>2</sub> | 0   |
| q <sub>2</sub>   | $q_2$          | 1   | q <sub>3</sub> | 0   |
| q <sub>3</sub>   | q <sub>2</sub> | o   | q <sub>3</sub> | 1   |
|                  |                |     |                |     |

| Present<br>State       | Next State 0           | Next State 1           | 0/P |
|------------------------|------------------------|------------------------|-----|
| q <sub>1</sub>         | <b>q</b> 1             | q <sub>20</sub>        | 0   |
| <b>q</b> <sub>20</sub> | <b>q</b> <sub>21</sub> | <b>q</b> <sub>30</sub> | 0   |
| <b>q</b> <sub>21</sub> | <b>q</b> <sub>21</sub> | <b>q</b> <sub>30</sub> | 1   |
| <b>9</b> 30            | 9 <sub>20</sub>        | <b>q</b> <sub>31</sub> | 0   |
| <b>9</b> <sub>31</sub> | <b>q</b> <sub>20</sub> | <b>q</b> <sub>31</sub> | 1   |

**Mealy Machine State table** 

**Moore Machine State table** 





Example-1: Design the Moore Machine from Mealy Machine

| Present<br>State       | Next State 0           | Next State 1           | o/P |
|------------------------|------------------------|------------------------|-----|
| q <sub>1</sub>         | q <sub>1</sub>         | <b>q</b> <sub>20</sub> | 0   |
| <b>q</b> <sub>20</sub> | <b>q</b> <sub>21</sub> | <b>q</b> <sub>30</sub> | 0   |
| <b>q</b> <sub>21</sub> | <b>q</b> <sub>21</sub> | <b>q</b> <sub>30</sub> | 1   |
| <b>q</b> <sub>30</sub> | <b>q</b> <sub>20</sub> | <b>q</b> <sub>31</sub> | 0   |
| <b>q</b> <sub>31</sub> | <b>q</b> <sub>20</sub> | <b>q</b> <sub>31</sub> | 1   |

**Moore Machine State table** 



## **FSM Optimization**

#### State minimization



- Fewer states require fewer state bits.
- Fewer bits require fewer logic equations;

#### Encodings: state, inputs, outputs

- State encoding with fewer bits has fewer equations to implement.
  - However, each may be more complex.
- State encoding with more bits has simpler equations.
  - Complexity directly related to the complexity of the state diagram,
- Input/output encoding may or may not be under designer control





Idea: Break a large FSM into two or more smaller FSMs

- Less states in each partition
  - ♦ Simpler minimization and state assignment
  - Smaller combinational gates
  - Shorter critical path



### **Before**

## <u>After</u>





## Example: Partition this machine into two halves



#### Introduce idle states

SA and SB handoff control between machines



# Partitioning rules



Rule #1: Source-state transformation Replace by transition to idle state (SA)



Rule #2: Destination state transformation Replace with exit transition from idle state



Rule #3: Multiple transitions with same source or destination Source ⇒ Replace by transitions to idle state (SA) Destination ⇒ Replace with exit transitions from idle state





Rule #4: Hold condition for idle state
OR exit conditions and invert



#### Example: Six-state up/down counter



# Break into 2 parts







# INFORMATION TO INFORM

#### **Up count**

 $S_2$  goes to  $S_A$  and holds, leaves after  $S_5$   $S_5$  goes to  $S_B$  and holds, leaves after  $S_2$ 

#### **Down count**







## Introduce idle states

SA and SB handoff control between machines



Example 1: Partition the FSMs, one covering states  $S_0$ ,  $S_1$ ,  $S_2$  and the other covering states  $S_3$ ,  $S_4$ ,  $S_5$ . Show the labels of all transitions in your new machines.







S<sub>0</sub> [0]

S1

S<sub>5</sub> [0]

X'



