

## PES University, Bengaluru

(Established under Karnataka Act No. 16 of 2013)

UE19CS252/ UE18/17CS253

JULY/AUGUST 2021: END SEMESTER ASSESSMENT (ESA) B TECH 4<sup>th</sup> SEMESTER UE18/17CS253 /UE19CS252 – MICROPROCESSOR AND COMPUTER ARCHITECTURE

SRN

Time: 3 Hrs

**Answer All Questions** 

Max Marks: 100

Note: ARM7TDMI – ISA stands for ARM Instruction Set Architecture, ALP – Assembly Language Program

```
1
       Write the ARM7TDMI ALP code snippet for the following code written in C-language.
  a)
                                                                                             06
        Let R1, R2, R3 contain the starting addresses of arrays X, Y and Z respectively. Use
        Register R5 for variable i.
        While ( i ++ <= 10 )
        {
           If(X[i] == Y[i])
               Z[i]=X[i] *Y[i];
          }
        {Hint: X[i] is written as [R1,R5], Y[i] as [R2,R5] and Z[i] as [R3,R5] }
        What are the different parameter passing techniques in ARM7TDMI - ISA? What
   b)
                                                                                              04
        parameter passing technique is used in the following ARM7TDMI - ISA code snippet?
        Explain.
        .text
            LDR R4, =A
            MOV R1, #52
            MOV R2, #25
            STMFD R13!, { R1, R2}
                 BL LINK
                 STR RO, [R4]
                 SWI 0x11
       LINK: LDMFD R13!, { R6, R5}
              ADD RO, R6, R5
              MOV PC, LR
       .data
         A: .WORD 0
       Is FIQ exception or interrupt accepted by the ARM processor, while the data abort
  c)
                                                                                              04
       Exception is currently being serviced? Explain.
```

d)

I. Consider the following coding used in ARM7TDMI encoding.

Conditional codes: 1110 - AL, GE - 1010, LE - 1101

Operation codes : RSB - 0011, AND - 0000, ORR - 0001

What ARM instructions do these encoding represent?

| Inst | Condition | F<br>(format | I<br>(immediate) | OPCODE | S<br>(Set cond Code) | Rn | Rd | Operand2 |
|------|-----------|--------------|------------------|--------|----------------------|----|----|----------|
| i.   | 1010      | 0            | 0                | 3      | 0                    | 0  | 1  | 2        |
| ii.  | 1101      | 0            | 1                | 0      | 1                    | 2  | 3  | #12      |

II. Write the instruction to multiply a number X by 17. Use only ADD / SUB / RSB Instructions. Store the result in the source register itself.
{Assume the number is in the register R9, that is R9 = R9 x 17}.

2 a)

Consider Von Neumann architecture. A machine has only one memory unit. But under certain conditions, the pipeline might want to perform two operations (like read instruction / write operation) simultaneously during the same clock cycle. Is it possible? What type of hazard is introduced? Explain. How can this hazard be resolved? Explain with neat diagrams.

b) Consider the following sequence of instructions written in ARM7TDMI - ISA. Assume A, B and C are memory locations storing data.

LDR R1, [A]

LDR R2, [B]

LDR R3, =C

ADD RO, R1, R2

SUB R4, R0, R2

AND R5, R4, R1

STR R5, [R3].

How many clock cycles does it take to execute and stall cycles are introduced in the following cases?

Case i. No data forwarding is supported.

Case ii. Data or operand forwarding is supported.

Note: Write operation is performed during the first half of the clock cycle time while read operation is done during the Second half of the clock cycle time. Show the working for the same.

c) What are the types of data hazards? Explain each with an example

06

|   |    | SRN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
|---|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   | d) | Consider a program with the following behavior  TTNTTNTTTTNTTTTTNTTTTTNT (NT-Not Taken & T-Taken).  i. How many miss predictions are seen if the initial state is NT for a 1 bit prediction?  ii. With a neat 2- bit prediction state diagram, show how many miss predictions occur if the initial state is 10 (weak taken state). Write the working for both the cases.  Note: In a 2 bit predictor, If prediction is taken, next state is strong taken otherwise, strong not taken.                  |    |
| 3 | a) | A computer system with a word length of 32 bits has a 16 MB byte-addressable main memory and a 64 KB, 4-way set associative cache memory with a block size of 256 bytes. Consider the following four addresses represented in hexadecimal notation.  A1 = 0x42C8A4, A2 = 0x546888, A3 = 0x6A289C, A4 = 0x5E4880  Determine which of these addresses map on to the same set in the cache memory. Show the computations.  Note: Determine the number of bits required to represent word and set numbers. |    |
|   | b) | What are the categories of misses? Explain how to avoid address translation in cache indexing to reduce hit time?                                                                                                                                                                                                                                                                                                                                                                                      | 05 |
|   | c) | If a direct mapped cache has a hit rate of 90%, a hit time of 5ns, and a miss penalty of 100ns, what is the AMAT? If an L2 cache is added with a hit time of 25ns and a hit rate of 50%, what is the new AMAT, if the penalty for an L2 miss is 200ns? Also compute local miss rates of L1 and L2 caches and the global miss rate.                                                                                                                                                                     |    |
|   | d) | Assume a processor where the cycles per instruction (CPI) is 1.0 when all memory accesses hit the cache. The only memory accesses are loads and stores, and these make up 60% of the instructions. If the miss penalty is 50 clock cycles and the miss rate is 5%, how much faster would the computer be if all instructions were cache hits?                                                                                                                                                          | 04 |
| 4 | a) | Assume that the memory system takes 100 clock cycles of overhead and then delivers 32 bytes every 4 clock cycles. That is, it can supply 32 bytes in 104 clock cycles, 64 bytes in 108 clock cycles, and so on Compute the average memory access time for a block size of 128bytes and cache size of 64KB that has a miss rate of 1.02%. Assume hit time is 1cc.                                                                                                                                       |    |
|   | b) | Consider the following code sequence. Assume Direct mapped cache.  STR R3, 256 (R0)  LDR R1, 2048 (R0)  LDR R2, 256 (R0)  Write-through cache maps 256 and 2048 to the same block. A four words write buffer is not checked on a read miss. Will the value in register R2 always be equal to the value in register R3 or R2? Discuss.                                                                                                                                                                  | 05 |
|   | c) | What is an interrupt vector table? Write the interrupt table of ARM7TDMI processor.  How simultaneous multiple interrupts are handled? Explain.                                                                                                                                                                                                                                                                                                                                                        | 05 |

|   | d) | How does not be to |    |
|---|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   |    | How does user enable and disable FIQ and IRQ interrupts? Explain with appropriate code using ARM7TDMI- ISA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 06 |
| 5 | a) | With neat diagrams discuss parallel computing memory architectures.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 06 |
|   | b) | Explain the features of Very Long Instruction Word (VLIW) processor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 05 |
|   | c) | Consider an input sequence of data elements as shown below.  7,8,1,2,9,10,3,4,5,6,11,13,16,19,21,23.  Compute the sum of all the elements using the hypercube parallel model.  Hint: Initial assignment of data items may be as follows:  Iteration1: P0 adds (7, 8), P1 adds (1,2), P2 adds (9,10) and so on where p7 adds 21 & 23. Perform the computations for each iteration to show the computations for all the iterations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 05 |
|   | d) | Consider a parallel computing system with 16 processors. Compute the speedup if the code has 4% of serial processing. Also, compute the scaled speedup if the code can be 90% parallelized.  { Hint: Use Amdahl's and Gustafson's Laws formulae appropriately}.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 04 |