| SRN |  |  |  |      |  |     |  |
|-----|--|--|--|------|--|-----|--|
|     |  |  |  | <br> |  | - 1 |  |



## **PES UNIVERSITY**

( Estd. Under Karnataka Act 10 of 2013) BSK 3rd Stage, Bengaluru-560085

UE17CS253

## May 2019: END SEMESTER ASSESSMENT, B.TECH., IV SEMESTER UE17CS253 Microprocessor & Computer Architecture

Time: 3 hrs Briefly Answer All the Questions. Max Marks: 100

| 1111 | ne: 3    | hrs Briefly Answer All the Questions. Max Marks:                                                                                                                                                                                                                                                                                                                                                                                                    | 100           |
|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1.   | a)       | Consider that the initial contents of the registers are as follows.  R0 = 0x0000F0F0                                                                                                                                                                                                                                                                                                                                                                | 02            |
|      | b)       | Write the sequence of instructions to load the following 32 bit data into the register R10 using immediate addressing mode.  0000 0000 1101 1001 0000 0000 0000 00                                                                                                                                                                                                                                                                                  | 04            |
|      | c)       | <ul> <li>i. Implement the following C statement using ARM assembly instructions. A = A ? B: C[0] ii. Implement the C statement using ARM conditional assembly instructions. While(i &lt; 10) { C[i] = B + i; i + = 1; } [Note: <ul> <li>i. Let A &amp; B are memory locations and C is an array. The starting address of these locations are in registers R2, R3 and R4 respectively</li> <li>ii. i - count in register R5].</li> </ul> </li> </ul> | 02<br>+<br>04 |
|      | d)       | i. Computer Organization and Computer Architecture ii. Microprocessor & Microcontroller iii. RISC & CISC                                                                                                                                                                                                                                                                                                                                            | 06            |
| 2.   | e)<br>a) | Mention the 3 - addressing modes used in ARM instruction set architecture  Define the following terms with respect to pipeline i. Throughput ii. Registers Delay                                                                                                                                                                                                                                                                                    | 02            |
|      | b)       | Consider the following instructions executed on a 5 stage pipeline processor with Von Neumann architecture. Determine what hazards are observed and how many stalls are introduced? How are those hazards overcome? Explain.  LDR R10, =A  SUB R11, R2, R3  LOOP: ADD R12, R3, R4  LDR R13,[R10]  ADD R14, R12, R6  BNE LOOP                                                                                                                        | 07            |

|     |    | SRN SRN                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |  |  |  |  |
|-----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|
|     | c) | <ul> <li>i. Assume that in the 5 stage pipeline the longest stage requires 0.8ns. The pipeline register delay is 0.1ns and clock skew is 0.01ns. What is the clock cycle time of the pipeline?</li> <li>ii. Consider an ideal 5 stage pipeline processor. How much is the speedup (performance of the system) for such a system?</li> </ul>                                                                                                                                      |               |  |  |  |  |
|     | d) | How data hazards are minimized using data forwarding in a 5 stage pipeline architecture? Explain with a neat diagram.                                                                                                                                                                                                                                                                                                                                                            | 04            |  |  |  |  |
|     | e) | What is delayed branch? Explain scheduling the branch delay slot for branch taken and branch not taken and replacing by a 'SAFE' instruction.                                                                                                                                                                                                                                                                                                                                    | 04            |  |  |  |  |
| 3.  | a) | Assume a computer system with CPI as 1.0, when all the memory access are hits. The only data accesses are loads and stores with 40% of the instructions. If the miss penalty is 50 clock cycles and the miss rate is 4%, how much faster would the computer be if all the instructions were cache hits?                                                                                                                                                                          | 04            |  |  |  |  |
|     | b) | What is principle of locality? Explain the each type of locality of reference with an example                                                                                                                                                                                                                                                                                                                                                                                    | 05            |  |  |  |  |
| 9   | c) | <ul> <li>Write the corresponding miss category in each of the following scenario.</li> <li>i. Initially, the cache is empty. The very first access to the block will generate a miss.</li> <li>ii. During the execution of the program, cache generated a miss. This is because the cache could not contain all the blocks needed during the execution of the program.</li> <li>iii. Multiple blocks map to its set( set=1 for direct cache) higher in the hierarchy.</li> </ul> | 03            |  |  |  |  |
|     | d) | For the memory references given below, identify the binary address, the tag and the set bits in a direct mapped cache with 16 one word blocks. Also list if each reference is a hit or a miss, assuming that the cache is initially empty. Assume 8 Address Machine. 1, 134, 212, 1, 135, 162                                                                                                                                                                                    | 06            |  |  |  |  |
| - " | e) | Write the protocols used in "Handling Writes".                                                                                                                                                                                                                                                                                                                                                                                                                                   | 02            |  |  |  |  |
| 4.  | a) | Consider a 32 bit address machine with cache memory of 16KBytes. Each cache block has 64 words. Assume each set has 16 blocks. Determine the SET number, TAG number of the 20044. Compute Average Memory Access Time if the bandwidth is 32bit and transfer rate is 2clock cycles with a miss rate of 4% and hit time is 1.0 clock cycle.                                                                                                                                        | 06            |  |  |  |  |
|     | b) | "Multi level cache reduces miss penalty". Justify the statement with an example.                                                                                                                                                                                                                                                                                                                                                                                                 | 04            |  |  |  |  |
|     | c) | Consider a scenario of transferring data between device (say printer) and the memory. Explain how DMA is used to perform the task of data transfer?                                                                                                                                                                                                                                                                                                                              | 04            |  |  |  |  |
|     | d) | Explain the following techniques i. Polling ii. Daisy Chain Technique iii. Vectored Interrupts                                                                                                                                                                                                                                                                                                                                                                                   | 06            |  |  |  |  |
|     | a) | Write the limitations of serial computing and the applications of parallel computing.                                                                                                                                                                                                                                                                                                                                                                                            | 05            |  |  |  |  |
|     | b) | Mention Flynn's Classification of parallel computing. Explain any one with an example.                                                                                                                                                                                                                                                                                                                                                                                           | 05            |  |  |  |  |
|     | c) | Compute the speedup and scaled speedup in a parallel computing system that has 16 cores with 20% serial code.  [Note: Speedup – Amdahl's Law & Scaled Speedup- Gustafson's Law]                                                                                                                                                                                                                                                                                                  | 04            |  |  |  |  |
|     | d) | Write a function in C language to find the sum of n elements in a array. Do you advice the code be executed in a parallel environment for n < 1000. Justify your answer.                                                                                                                                                                                                                                                                                                         | 02<br>+<br>04 |  |  |  |  |

|    | SRN SRN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|    | <ol> <li>Answer:         <ul> <li>Hazards encountered:</li> <li>Structural Hazard: Inst1 and inst4 would access memory at the same time in the pipeline. Resolved by using Harvard architecture – Using separate cache for both data and instructions.</li> </ul> </li> <li>Data Hazard: Inst3 and inst5 has data dependency. Can be resolved by data forwarding.</li> <li>Control Hazard: Instruction6 is a branch instruction. Hence will have a branch or control hazard. It can be resolved by using a safe instruction.</li> <li>Explanation – 2 Marks.</li> </ol> | in the second |
| c) | <ul> <li>i. Assume that in the 5 stage pipeline the longest stage requires 0.8ns. The pipeline register delay is 0.1ns and clock skew is 0.01ns. What is the clock cycle time of the pipeline?</li> <li>ii. Consider an ideal 5 stage pipeline processor. How much is the speedup (performance of the system) for such a system?</li> <li>Answer: i. longest Pipeline Time + Register Delay + Clock Skew = 0.8+0.1+0.01=0.91ns. li. Pipeline depth= 5.</li> </ul>                                                                                                       | C             |
| d) | How data hazards are minimized using data forwarding in a 5 stage pipeline architecture? Explain                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C             |
|    | With a neat diagram.  Data Hazard:  Three (in clock cyclus)  SUB RA, R1, R2  SUB RA, R1, R5  OR R6, R1, R0  VOR R10, R1, R11  WOR R10, R1, R11                                                                                                                                                                                                                                                                                                                                                                                                                          |               |
|    | Solution:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               |
|    | ADD R1, R2, R3 IM Reg Reg Reg AND R6, R1, R7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |
|    | OR R8, R1, R9  XOR R10, R1, R11  IM  Reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |
| E  | Eliminate the stalls for the hazard involving SUB and AND instructions using a technique called  Data forwarding                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |
| L  | jernaranig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |

