### EENG 5560 FINAL PROJECT REPORT

Name: Anushree Chiganipalya Nagaraj (11708317) Tharun Padmanabha Somashekar (11708316)

Due: 05/02/2024

# Table of Contents

| Design               | 3  |
|----------------------|----|
| Block diagrams       | 3  |
| Overall design       |    |
| Subcomponents        | 5  |
| Design explanation   |    |
| Functionality        |    |
| Results              |    |
| Generated Schematics | 10 |
| Waveforms            | 17 |
| Table/Calculations   | 18 |
| Overall Design       | 18 |

# **Design**

## **Block diagrams**

#### Overall design



Figure 1- Overall component with subcomponents and intermediate signals

**Note**: In figure 1 for the CU 1 all the ports name are mentioned which is same for the rest of the CUs except for the index.

#### **Overall component:**

Parameters: d\_w - data width (for inputs and outputs)

Input ports:

| Port name         | Bit width | Purpose                                              |
|-------------------|-----------|------------------------------------------------------|
| Input1 (0),       | $d_w = 4$ | Data inputs                                          |
| Input2 (0),       |           | 1 dimension array data inputs                        |
| Input1 (1),       |           |                                                      |
| Input2 (1),       |           |                                                      |
| Input1 (2),       |           |                                                      |
| Input2 (2),       |           |                                                      |
| Input1 (3),       |           |                                                      |
| <b>Input2</b> (3) |           |                                                      |
| Sel               | 5         | 2-dimension array for selecting operations for CU    |
| Clk, w_en         | 1         | These are used to determine when to read and when to |
|                   |           | write                                                |
| Mux_sel           | 2         | 2-dimension array for selecting the mux output       |

#### Output ports:

| Port name    | Bit width | Purpose                                                    |
|--------------|-----------|------------------------------------------------------------|
| Final_Output | $d_w = 4$ | 1 dimensional array for data output of final cu components |
| cu_Output    | $d_w = 4$ | 2-dimensional array for data output of each cu components  |

| Port name | Bit width | Purpose                                                            |
|-----------|-----------|--------------------------------------------------------------------|
| A_output, | $d_w = 4$ | These are 2d arrays we use them to store data and acts as Input to |
| B_output, |           | Instantiated CU's                                                  |
| Y_output  |           |                                                                    |
| _         |           |                                                                    |
| res       | $d_w = 4$ | Data output                                                        |
|           |           | Output from the CU acts as the input to the storage unit.          |

## **Subcomponents**

## (U (computational unit)



Figure 2 – Computational unit

Subcomponent: Computational unit

Input ports:

| Port name  | Bit width | Purpose                                                         |
|------------|-----------|-----------------------------------------------------------------|
| Opr1, opr2 | $d_w = 4$ | Data inputs                                                     |
| Sel        | 5         | It selects the operation which will be performed on data inputs |

#### Output ports:

| Port name | Bit width | Purpose     |
|-----------|-----------|-------------|
| res       | $d_w = 4$ | Data output |

| Port name | Bit width | Purpose                                                                    |
|-----------|-----------|----------------------------------------------------------------------------|
| R_output  | $d_w = 4$ | It is 2d array each element of the array is act as input for storage units |

# Multiplexer (4XI)



Figure 3 – 4x1 multiplexer

Subcomponent: 4x1 mux

Input ports:

| Port name      | Bit width | Purpose                                                                |
|----------------|-----------|------------------------------------------------------------------------|
| a1, a2, a3, a4 | $d_w = 4$ | Data inputs                                                            |
| S              | 2         | Select line, selects which of the 4 data inputs to send to data output |

#### Output ports:

| Port name | Bit width | Purpose     |
|-----------|-----------|-------------|
| cu_output | $d_w = 4$ | Data output |
|           |           |             |

| Port name  | Bit width | Purpose                                                                |
|------------|-----------|------------------------------------------------------------------------|
| mux_output | d_w = 4   | It is 2d array in which element will act as input for the storage unit |



Figure~4-Storage~Unit~for~AU,~BU,~YU

Subcomponent: Storage Unit

Input ports:

| Port name | Bit width | Purpose                                                    |
|-----------|-----------|------------------------------------------------------------|
| D         | $d_w = 4$ | Data inputs                                                |
| w_en      | 1         | These are used to determine when to read and when to write |
| clk       | 1         | Used for data synchronization                              |

#### Output ports:

| Port name | Bit width | Purpose     |
|-----------|-----------|-------------|
| Q         | $d_w = 4$ | Data output |



Figure 5 – Storage Unit to store Operation

Subcomponent: Storage Unit Operation

Input ports:

| Port name | Bit width | Purpose                                                    |
|-----------|-----------|------------------------------------------------------------|
| D         | $d_w = 5$ | Data inputs                                                |
| w_en      | 1         | These are used to determine when to read and when to write |
| clk       | 1         | Used for data synchronization                              |

#### Output ports:

| Port name | Bit width | Purpose     |
|-----------|-----------|-------------|
| Q         | $d_w = 5$ | Data output |

| Port name | Bit width | Purpose                                                                  |
|-----------|-----------|--------------------------------------------------------------------------|
| Sel       | $d_w = 5$ | Selects the operation which needs to be performed by CU. Select line for |
|           |           | CO                                                                       |
| operation | 5         | 2d array we use it to store operations                                   |

#### **Design explanation**

#### **Functionality**

The top-level design is a CU matrix completed with computation unit, multiplexer, and storage unit networks to handle data routing. Where the Configuration includes:

16 Computational Units (CUs): Key processing elements organized in a 4x4 matrix. They execute input from data and process it for specific purposes. 32 Multiplexers instances of 4x1. 64 Storage units are instantiated among them 48 storage units are of 4 bits used to store the output of multiplexer and used as input for CU units. 16 storage units are of 5 bits instantiated for storing operations which user provides and acts as input for CUs. 4x1 selects the direction of input signals towards CUs and storage units are used to store the data for CUs especially those belonging to a single row.

#### **Detailed Configuration**

Computational Units of the Network (4x4 Matrix): 4 CUs are in each row of the matrix. These CUs are then ordered in the raster-scan order and consecutively numbered from CU (0,0) to CU (3,3), where the first index corresponds to the row and the second to the column.

4x1 Multiplexers: There are 32 occurrences of 4x1 MUX. Each of the CUs has a corresponding 4x1 MUX which selects from its various inputs, including external data (first row only) and the first row of CUs will get feedback from the final output which acts as the input to the first row of. Green and pink lines are used for vertical connectivity, green is used to connect from bottom layer (3,0) to above layer (0,0) and pink lines represent the connectivity from above layer (1,0) to below layers (3,0), red lines are used to connect (0,0) to (2,0).

Blue lines are used to connect to horizontal for example (0,0) to (0,1), (0,2), (0,3) All this selection is under the control of specified MUX SEL lines.

Storage unit: Positioned to deal with each one of the rows of the mux outputs and operations and output for CUs. Each storage units consolidates the outputs from the mux in architecture, facilitating either internal data routing within the matrix or preparing for final output delivery.

Data flow and processing functions Input Handling: The 4x1 multiplexers take care of the inputs by selecting the required data according to the operational requirement of the system at a particular point in time. The multiplexers can be dynamically reconfigured to be either inputs selected from outside sources or from the outputs of other CUs based on processing requirements.

Every computational unit (CU) (Only for the first row) is waiting for the possible feedback from Last row CUs in the matrix and forms the processing chain of data. This interconnection of each CU the output of one serving as input to another provides that a CU may be able to adjust or vary its operations during implementation depending upon the results equipped by its precursor or by parallel units. This will provide an interdependency that will allow complex multi-stage processing strategies. From the above explanation the output of CU will greatly depend on the computed outputs from other CUs in the system improving the functionality and efficiency of the matrix.

Let us consider the first row of the CUs where the CUs will get input from the external and from the final output from the last row CUs as the feedback (Only for the 1<sup>st</sup> row). Where the 4x1 mux selects the input from the various inputs. Output from mux is given as input to the storage unit (AU & BU) which stores the data in read mode and during the write mode the stored data given as input to the CU and the storage

unit for operation used to store operations which selects operation for the CU (Acts as select line for CU). The output from the CU will be stored in the storage unit (YU) and given as input to the different CUs.

# Results

#### **Generated Schematics**







Figure 6 – RTL schematic of overall component

The above RTL schematic consists of 16 Computational Units, 32 Multiplexers, 64 storage units among them 48 are 4 bits sized and 16 are 5 bits sized. RTL and block diagram connections are matched and verified.

Where as the 1 CU consists of two of 4x1 muxes and which selects the input among various inputs (For 1<sup>st</sup> row will get input from external and feedback from the final output). It has 2 storage unit (AU and BU) to store data from muxes and 1 storage unit (Store\_op) selects the operation to be performed by the CU. And the output of the CU will get stored in the storage unit (YU).



Figure 7 – Horizontal connectivity

The above shows the horizontal connectivity where the output from the CU1 is stored in the YU1 storage unit which is given as input the muxes (muxes 3, 4, 5, 6, 7,8).



Figure 8 – Multi level connectivity



Figure 9 – RTL schematic of CU



Figure 10 – RTL schematic of 4x1 mux



Figure 11 – RTL schematic of Storage unit to store operations



Figure 12 – RTL schematic of Storage unit to store data from multiplexer and CU

#### Waveforms



Figure 13 - Run 1 Waveforms and values



Figure 13 - Run 2 Waveforms and values

Note: On the first day of the demo, we have shown the Run 1 output Since we were getting partial output for Run2. On the other day we have shown the overall output for both Runs.

## **Table/Calculations**

## Overall Design

#### **Run1 (0ns to 645ns):**

| CU#  | SourceA  | SourceB  | Α    | В    | Oper | Calculated<br>Op | Simulated Op | Match |
|------|----------|----------|------|------|------|------------------|--------------|-------|
| CU1  | External | External | 1010 | 0100 | ADD  | 1110             | 1110         | Yes   |
| CU2  | CU1      | External | 1110 | 1011 | SUB  | 0011             | 0011         | Yes   |
| CU3  | CU1      | CU1      | 1110 | 1110 | XNOR | 1111             | 1111         | Yes   |
| CU4  | External | CU1      | 1100 | 1110 | ROR  | 0011             | 0011         | Yes   |
| CU5  | CU1      | CU1      | 1110 | 1110 | ROL  | 1011             | 1011         | Yes   |
| CU6  | CU5      | CU2      | 1011 | 0011 | LSL  | 1000             | 1000         | Yes   |
| CU7  | CU5      | CU3      | 1011 | 1111 | LTE  | 1111             | 1111         | Yes   |
| CU8  | CU5      | CU5      | 1011 | 1011 | EQ   | 1111             | 1111         | Yes   |
| CU9  | CU1      | CU5      | 1110 | 1011 | XOR  | 0101             | 0101         | Yes   |
| CU10 | CU9      | CU2      | 0101 | 0011 | LSR  | 0000             | 0000         | Yes   |
| CU11 | CU9      | CU7      | 0101 | 1111 | NAND | 1010             | 1010         | Yes   |
| CU12 | CU8      | CU4      | 1111 | 0011 | AND  | 0011             | 0011         | Yes   |
| CU13 | CU9      | CU5      | 0101 | 1011 | ROR  | 1010             | 1010         | Yes   |
| CU14 | CU10     | CU13     | 0000 | 1010 | GTE  | 0000             | 0000         | Yes   |
| CU15 | CU7      | CU11     | 1111 | 1010 | SUB  | 0101             | 0101         | Yes   |
| CU16 | CU13     | CU8      | 1010 | 1111 | OR   | 1111             | 1111         | Yes   |

#### **Run2(645ns to 1295ns):**

| CU#  | SourceA | SourceB | Α    | В    | Oper | Calculated | Simulated Op | Match |
|------|---------|---------|------|------|------|------------|--------------|-------|
|      |         |         |      |      |      | Ор         |              |       |
| CU1  | CU13    | CU13    | 1010 | 1010 | NOR  | 0101       | 0101         | Yes   |
| CU2  | CU1     | CU14    | 0101 | 0000 | XOR  | 0101       | 0101         | Yes   |
| CU3  | CU15    | CU1     | 0101 | 0101 | NAND | 1010       | 1010         | Yes   |
| CU4  | CU16    | CU1     | 1111 | 0101 | SUB  | 1010       | 1010         | Yes   |
| CU5  | CU1     | CU1     | 0101 | 0101 | ADD  | 1010       | 1010         | Yes   |
| CU6  | CU5     | CU2     | 1010 | 0101 | EQ   | 0000       | 0000         | Yes   |
| CU7  | CU5     | CU3     | 1010 | 1010 | XNOR | 1111       | 1111         | Yes   |
| CU8  | CU5     | CU4     | 1010 | 1010 | LTE  | 1111       | 1111         | Yes   |
| CU9  | CU5     | CU1     | 1010 | 0101 | ROL  | 0101       | 0101         | Yes   |
| CU10 | CU9     | CU2     | 0101 | 0101 | LT   | 0000       | 0000         | Yes   |
| CU11 | CU3     | CU7     | 1010 | 1111 | SUB  | 1011       | 1011         | Yes   |

| CU12 | CU8  | CU4  | 1111 | 1010 | AND  | 1010 | 1010 | Yes |
|------|------|------|------|------|------|------|------|-----|
| CU13 | CU5  | CU9  | 1010 | 0101 | MULT | 0010 | 0010 | Yes |
| CU14 | CU6  | CU13 | 0000 | 0010 | LSR  | 0000 | 0000 | Yes |
| CU15 | CU7  | CU13 | 1111 | 0010 | ASR  | 1111 | 1111 | Yes |
| CU16 | CU12 | CU13 | 1010 | 0010 | LSL  | 1000 | 1000 | Yes |

#### Responsibilities of each team member

We both worked together most of the time, Instantiation part we divided. Although we encountered a lot of errors in testbench we figured it out together. Run 1 manual calculation and testing done by Anushree and Run 2 manual calculation and testing done by Tharun and we verified it together. As for the report part we divided equally.

```
Timing and cycles. for all cik = 5 + 5 RUN 19
           output Touce of 365 + 10 = 385 ; 34 cloud
(u(o, o) or) (ux (Rowi)
output Time > 37.223 ns :10 = 3.7 =7. 4 Clock cycler (10)
(u(0,1) 1 (12 (ROW)
output Time > 75ns : 10 = 7.5 = 8 clock cycler
                        (5,2) (0) Com 3)
(u(0,2) @ (u3 [cow])
Output Pine 7 125 = 10 = 12.5 = 13 clock Cycle
(u (0,3) @ (u4 (Row])
                        12,3) (03 (412 (1000 #3)
Output Pine -> 166 :10 = 16.6 => 17 dock lydes.
Cu (*1,0) & Cu 5 (Rows 2)
output Pince -> 2057/21000=2005 = 21 dock lyder
(u (1,1) @ lub (Row2)
output Penc -> 245 + 10 = 24.5 = 25 clock cycles.
(u(1,2) @ (u7 (low 2)
output Time 7 285 + 10 = 28.5 = 29 dock cycle
(u(1,3) 60 W8 (Rows)
 output Time > 325-10 = 32.5 = 33 clock under
      for Row 2 Complete - 325:10 = 33 clock (404)
```

```
Output Time -7 365 + 10 = 36.5 = 37 clock cycla
                           (a(0,0) (m) (m) (com)
(u(2,1) @ (u to (200 43)
output Time > 40 h = 10 = 40 h = 40 clock cycles
             carbord some & thus floor till - Erlock edeler
(u(2,2) @ 6411 (1000 3)
output Time > 445 = 10 = 1445 = 45 clock cycles (10)
                             support Time + 125 - 10
(u(2,3) @ (u12 (low $3)
                            (u(0,3) (v) (v) (Row)
output Fine -> 485 = 10 = 48-5 = 49 clock cycler.
- Rows complete => 48h +10 = 49 clock cycla-
(u (3,0) @ (u 13 (1w4)
output > 525 = 10 = 52.5 = 53 clock cycles = 300 miles
(u (3,1) 6) (u 14 (low 4) (10) (11) w)
output > 565 = 10 = 56.5 = 57 clock cycles.
Cu (3,2) & Cu 15 ( Low 4)
                            (u(1,2) (m) (uit (low 2)
output 7 605 = 10 = 60.6 = 61 clock Cycla
                           (id(1,3) for lus (Roco D)
Cul3,3) @ Cu16 (2000 4)
 output 7 645:10 = 64.5 = 65 clock eyla. - with lufter
    - Low 4 lomplets = 645 = 10 = 65 clock cycla-
```

```
Thing and Gyde for all ele = 5+5 PUN 2
      (u(op) of lu · [Row] ... to they are
 output Time 7 685 ÷ 10 = 68.5 = 69 clock gyla
   (u(o,1) @ (u 2 [ ( tow)]
   Output Time -> 725:10 = 72.5 = 73 clock cylen
  (u(0,2) @ cus (Row))
output Time -> 775 : 10 => 775 = 18 clock cycles
  cu(0,3) 67 (u 4 [lowi]
   output Pine -7 815 = 10 =7 81.5 = 82 clock Cycla ( )
(ulio) @ lu 5 [low]
   Output Pine - 855 = 10 => 855 = 86 clock eyela
                                                                                                           (n (310) (0) (11 13 (400 d)
  output time 1 201X go, clock (1) cold and (1) of (1)
   (u (1,3) @ (u 8 [fow2)
                                                                             90 dock (4008) 2120 00 (8.6)
output line 2 of x

output
```

| (1(210) @ (119 (Pow 3)                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| output vince Same result of Run 1000 100 to 1000                                                                                                            |
| Cu (2,1) @ (uio (low3) 12 = 01= 786 - 200 100                                                                                                               |
| output Time who same everthat as run 1                                                                                                                      |
| (1009) (10003)  Output (ine - 1096 = 10 = 109.5 = 110 cycles (- 2000) 1000                                                                                  |
| (u(2,3) @ hu12(fowy)  Output Time1135 ×10 = 113.5 = 114 cycle 21.3.5 to place                                                                               |
| Output Pine 1135 × 10 = 113.5 = 114 cycle. 5 21.30 Juguro                                                                                                   |
| for Row 3 Comple 114 clock cycle, 1135 ml                                                                                                                   |
| (u(3,0) 6) (u 13 (Row 4) = 23 = 1844la                                                                                                                      |
| (u(3.0) 6) (u 13 (Row 4)  output Pênce - 1176 = 10)117.5 = 118 cycla  [u(3.1) 6) (u 14 (Row 4) = 7.03  output Pênce Same output of Run 1 1 173 - mil tuglus |
| Output Pine => 1255 = 10 => 125.5 = × 126 clock cycle.                                                                                                      |
| Cu (3,3) @ (u 16 (Row4) do of (6,1) ) (8,1) )                                                                                                               |
| output sine. 1,295 = 10 => 129.5 = 130 clock cycle.  for Row 4 Comple 130 clock cycle.                                                                      |