# SOT23 P-CHANNEL ENHANCEMENT MODE VERTICAL DMOS FET

**ZVP3310F** 

ISSUE 3 – OCTOBER 1995

**FEATURES** 

- \* 100 Volt V<sub>DS</sub>
- \*  $R_{DS(on)} = 20\Omega$

COMPLEMENTARY TYPE - ZVN3310F

PARTMARKING DETAIL - MR



#### ABSOLUTE MAXIMUM RATINGS.

| PARAMETER                                          | SYMBOL                           | VALUE       | UNIT |
|----------------------------------------------------|----------------------------------|-------------|------|
| Drain-Source Voltage                               | V <sub>DS</sub>                  | -100        | V    |
| Continuous Drain Current at T <sub>amb</sub> =25°C | I <sub>D</sub>                   | 75          | mA   |
| Pulsed Drain Current                               | I <sub>DM</sub>                  | -1.2        | Α    |
| Gate Source Voltage                                | $V_{GS}$                         | ± 20        | V    |
| Power Dissipation at T <sub>amb</sub> =25°C        | P <sub>tot</sub>                 | 330         | mW   |
| Operating and Storage Temperature Range            | T <sub>j</sub> :T <sub>stg</sub> | -55 to +150 | °C   |

### ELECTRICAL CHARACTERISTICS (at T<sub>amb</sub> = 25°C unless otherwise stated).

|                                                |                     | uiii |           |                          |                                                                                                      |  |
|------------------------------------------------|---------------------|------|-----------|--------------------------|------------------------------------------------------------------------------------------------------|--|
| PARAMETER                                      | SYMBOL              | MIN. | MAX.      | UNIT                     | CONDITIONS.                                                                                          |  |
| Drain-Source Breakdown<br>Voltage              | BV <sub>DSS</sub>   | -100 |           | V                        | I <sub>D</sub> =-1mA, V <sub>GS</sub> =0V                                                            |  |
| Gate-Source Threshold<br>Voltage               | $V_{GS(th)}$        | -1.5 | -3.5      | V                        | $I_D$ =-1mA, $V_{DS}$ = $V_{GS}$                                                                     |  |
| Gate-Body Leakage                              | I <sub>GSS</sub>    |      | -20       | nA                       | $V_{GS}$ =± 20V, $V_{DS}$ =0V                                                                        |  |
| Zero Gate Voltage Drain<br>Current             | I <sub>DSS</sub>    |      | -1<br>-50 | μ <b>Α</b><br>μ <b>Α</b> | V <sub>DS</sub> =-100V, V <sub>GS</sub> =0<br>V <sub>DS</sub> =-80V, V <sub>GS</sub> =0V, T=125°C(2) |  |
| On-State Drain Current(1)                      | I <sub>D(on)</sub>  | -300 |           | mA                       | V <sub>DS</sub> =-25 V, V <sub>GS</sub> =-10V                                                        |  |
| Static Drain-Source On-State<br>Resistance (1) | R <sub>DS(on)</sub> |      | 20        | Ω                        | V <sub>GS</sub> =-10V, I <sub>D</sub> =-150mA                                                        |  |
| Forward Transconductance (1)(2)                | g <sub>fs</sub>     | 50   |           | mS                       | V <sub>DS</sub> =-25V, I <sub>D</sub> =-150mA                                                        |  |
| Input Capacitance (2)                          | C <sub>iss</sub>    |      | 50        | pF                       | V <sub>DS</sub> =-25V, V <sub>GS</sub> =0V, f=1MHz                                                   |  |
| Common Source Output<br>Capacitance (2)        | C <sub>oss</sub>    |      | 15        | pF                       |                                                                                                      |  |
| Reverse Transfer<br>Capacitance (2)            | C <sub>rss</sub>    |      | 5         | pF                       |                                                                                                      |  |
| Turn-On Delay Time (2)(3)                      | t <sub>d(on)</sub>  |      | 8         | ns                       | V <sub>DD</sub> ≈-25V, I <sub>D</sub> =-150mA                                                        |  |
| Rise Time (2)(3)                               | t <sub>r</sub>      |      | 8         | ns                       |                                                                                                      |  |
| Turn-Off Delay Time (2)(3)                     | t <sub>d(off)</sub> |      | 8         | ns                       |                                                                                                      |  |
| Fall Time (2)(3)                               | t <sub>f</sub>      |      | 8         | ns                       |                                                                                                      |  |

<sup>(1)</sup> Measured under pulsed conditions. Width=300µs. Duty cycle ≤2% (2) Sample test.

<sup>(3)</sup> Switching times measured with  $50\Omega$  source impedance and <5ns rise time on a pulse generator

## **ZVP3310F**

#### TYPICAL CHARACTERISTICS

