

#### On this Lesson

- Issues regarding performance of caches
- Measuring Performance
- Performance parameters
- · Performance improvement methods

# Performance of a Microprocessor

- · Two main factors
  - Wasted cycles due to pipeline hazards
  - Memory latency
- · Memory latency effect is reduced by caches
  - On hits there is no response delay (assuming one cycle access time)
  - On misses there is a response delay due to the transfer of memory blocks
- In the analysis of performance of pipelines there were three non stated assumptions:
  - There was a cache serving memory access
  - Memory hit time was one cycle
  - The only misses were due to missed predictions (a miss occurred when fetching the first location of the instruction stream that should be executed).

## **Cache Performance Issues**

- A cache may respond as quick as one CPU cycle on a hit.
- Misses introduce a miss penalty due to the memory latency of each memory access needed to transfer a memory block.
- The miss penalty could be different for instructions misses and data misses (load/store misses)
- The miss penalty could be different for read misses (instruction fetches or loads) and write misses (stores).
- Misses involving the replacement of a written cache block requires the transfer of two blocks
  - a write-back block from cache to memory
- a miss block from memory to the cache.

#### **Cache Performance Measurements**

- Cache performance is usually measured in terms of the number of cycles per instruction (CPI).
- The CPI involves three factors:
  - •the time it takes to access a memory location in the cache
  - •the time penalty introduced by a miss
  - •one stall cycle in the case of load/stores accesses due to the structural pipeline hazard

#### **Calculating CPI**

Consider a cache with an access time of one cycle and a miss penalty of 25 cycles For the following ARM program only structural hazards are generated, and that none of the branches do branch. Determine the CPI.

|   | Hazard<br>Penalty | Access Result | Miss Penalty | Access Result | Miss Penalty |
|---|-------------------|---------------|--------------|---------------|--------------|
| 1 | 1                 | Hit           |              | Hit           |              |
| 1 |                   | Hit           |              |               |              |
| 1 |                   | Miss          | 25           |               |              |
| 1 |                   | Hit           |              |               |              |
| 1 | 1                 | Hit           |              | Miss          | 25           |
| 1 | 1                 | Miss          | 25           | Hit           |              |
| 1 | 1                 | Hit           |              | Hit           |              |
| 1 |                   | Hit           |              |               |              |
| 1 |                   | Hit           |              |               |              |
| 1 |                   | Hit           |              |               |              |
|   | 1                 | Penalty  1    | Penalty      | Penalty       | Penalty      |

CPI = Total cycles/Total instructions = (10 + 4 + 50 + 25)/10 = 89/10 = 8.9

1

# **Calculating CPI by Formula**

 $CPI = CPI_{BASE} + CPI_{MISSES}$ 

CPI BASE: Cache access time in cycles

 $CPI_{MISSES} = CPI_{IM} + CPI_{DM}$ 

CPI<sub>IM</sub>: CPI component due to instruction misses

CPI<sub>DM</sub>: CPI component due to data (loads/stores) misses

CPI<sub>IM</sub> = MissRate<sub>INSTRUCTIONS</sub> x MissPenalty<sub>INSTRUCTIONS</sub>

CPI<sub>DM</sub> = (Stall Cycle + MissRate<sub>DATA</sub> x MissPenalty<sub>DATA</sub> ) x % load/store instructions

# Calculating CPI by Formula

Consider a cache with an access time of one cycle and a miss penalty of 25 cycle For the following ARM program only structural hazards are generated, and that none of the branches do branch. Determine the CPI.

From previous slides:

MissRateInstructions = 2/10 = .2

MissRatedata = 1/4 = .25

% load/store instructions = 4/10 = .4

MissPenaltyDATA = MissPenaltyINSTRUCTIONS = 25

CPI M = MissRate M structions x MissPenalty M structions = .2 x 25 = 5

CPI DM = (Stall Cycle + MissRateDATA x MissPenaltyDATA ) x % load/store instructions

 $CPIDM = (1 + .25 \times 25) \times .4 = 2.9$ 

 $CPI_{MISSES} = CPI_{IM} + CPI_{DM} = 5 + 2.9 = 7.9$ 

CPI = CPI BASE + CPI MISSES = 1 + 7.9 = 8.9 cycles/instruction

#### Cache Performance: An Example

Consider a CPUrunning at 1 Ghz with a cache with a hit time of one cycle, a miss penalty of 20ns, and a hit rate of 98% for instructions and data accesses. Determine the CPI if 26% of the instructions are data accesses.

Cycle period = 1/1Ghz = 1 ns

MissPenaltyInstructions = MissPenaltyDatA = 20 ns/1 ns = 20 cycles

MissRateInstructions = MissRateDATA = 100% - 98% = 2% = .02

CPI<sub>IM</sub> = .02 x 20 = .4

 $CPI_{DM} = (1 + .02 \times 20) \times .25 = .35$ 

CPI MISSES = CPI IM + CPI DM = .4 + .35 = .75 cycles per instruction

CPI BASE = 1 cycle/instruction

CPI = CPI BASE + CPI MISSES = 1 + .75 = 1.75 cycles per instruction

#### **Another Example:**

CPU running at 800Mhz. A cache with a hittime of one cycle, instruction miss penalty of 16ns, data miss penalty of 24ns, instruction hit rate of 97%, data hit rate of 96%. Determine the CPI if 30% of the instructions are data accesses.

Cycle period = 1/500Mhz = 2 ns

MissPenaltyINSTRUCTIONS = 16 ns/2 ns = 8 cycles

MissPenaltyDATA = 24ns/2ns= 12 cycles

MissRateInstructions = 100% - 97% = .03, MissRateDATA = 100% - 96% = .04

CPI<sub>IM</sub> = .03 x 8 = .12

 $CPI_{DM} = (1 + .04 \times 12) \times .3 = .444$ 

CPI MISSES = CPI IM + CPI DM = . 12 + .444 = .564 cycles per instruction

CPI BASE = 1 cycles/instruction

CPI = CPI BASE + CPI MISSES = 1 + .564 = 1.564 cycles per instruction

#### **Cache Performance Improvement**

- Split Caches
- Prefetching
- Increasing Cache-Memory Data Bus
- Interleaved Memory

#### **Split Caches**

- Instead of using one cache to handle instructions and data, some microprocessors use a cache to handle instructions and another to handle data.
- The advantage of this configuration is that it eliminates the one cycle stall in the instruction pipeline due to load/store conflicts with instruction fetches (structural hazard).
- Data Miss Penalty

Unified cache: Stall Cycle + Miss Penalty x Miss Rate

Split cache: Miss Penalty x Miss Rate

12

#### **Split Cache Example**

Consider a CPUrunning at 1 Ghz with a split cache with a hit time of one cycle, a miss penalty of 20ns, and a hit rate of 98% for instructions and data accesses. Determine the CPI if 25% of the instructions generate load/store accesses.

MissRateInstructions = MissRateData = 100% - 98% = 2% = .02MissPenaltyInstructions = MissPenaltyData = 20 ns/1 ns = 20 cycles

 $CPI_{IM} = .02 \times 20 = .4$ 

 $CPI_{DM} = (.02 \times 20) \times .25 = .1$ 

CPI MISSES = CPI IM + CPI DM = .4 + .1 = .5 cycles per instruction

CPI IDEAL = 1 cycle/instruction

CPI = CPI IDEAL + CPI MISSES = 1 + .5 = 1.5 cycles per Instruction

\* A unified cache yields a CPI of 1.75 for the same case (slide 9).

#### **Prefetching**

- Allocates cache blocks from primary memory into the cache before they are needed
- · It could has the following effects:
  - Improve hit ratio
  - Generate unnecessary blocks transfers
  - Reduce hit ratio

14

# **Increasing Cache-Memory Data Bus**

- The transfer of blocks between the cache and memory takes place through a bus with a bandwidth of several bytes.
- Normally, the block size is larger than the bus bandwidth.
- Transfer of a block requires multiple memory access
- Typically each memory access requires a few cycles to send the address, a memory latency time, and a few cycles to transfer the data (all this account for the miss penalty).
- Increasing the data bus bandwidth reduces the number of memory access, what results in a reduction of the overall miss need by
- Due to hardware limitations the data bus cannot be increased arbitrarily.

## Data Transfer Between Memory and Cache

- The transfer of one block to a cache normally requires several consecutive memory accesses.
- The total transfer time of a memory access has three components:

Address Send Time (AST) – time to send the address an initiate the access

Memory Latency Time (MLT) – time the memory takes to complete the operation

Data Transfer Time (DTT) – Time it takes to transfer data through the data bus

Address Send Time (AST) Memory Latency Time (MLT) Data Transfer Time (DTT)

16

#### **Block Transfer on Regular Memory**

If a transfer of a block requires two memory accesses then, the total transfer time is 2x(AST + MLT + DTT)



In general the total transfer time for a block of a regular memory is.

 $\label{eq:BTTT} \textbf{BTTT} = \textbf{n} \times (\textbf{AST} + \textbf{MLT} + \textbf{DTT}) = \text{Miss Penalty,}$  where n is the number of memory accesses required to transfer a block

#### **Interleaved Memory**

- Memory is organized in banks of bytes, the size of the data bus, that can be accessed independently.
- A block is distributed among the banks.
- Transfer of a block requires rounds of consecutives accesses to each of the banks.
- Each access to successive banks is only separated by an address send time.

18



# In general the total transfer time for a block of an interleaved memory is, BTTT = m x (AST + MLT + k•DTT) = Miss Penalty, where m = number of memory banks access rounds required to transfer a block k = the number of banks



