# TOP SHEET





Author: Chance Reimer SCH: APT-KRIA-FMC ApotheoTech LLC Sheet: / File: APT-KRIA-FMC.sch Title: Top Sheet Size: A2 Date: 2022-01-04 KiCad E.D.A. kicad (5.1.10)-1 **Rev: 1.00** Id: 1/20







# DisplayPort GTR



DP\_AUX\_IN\_LS

DP\_HPD\_LS R60 10 DP\_HPD\_IN

MIO30\_DP\_AUX\_IN

MIO28\_DP\_HPD

16 9 2<del>0</del>E 2A2

\_ 2B2 12

Author: Chance Reimer

SCH: APT-KRIA-FMC

ApotheoTech LLC

Sheet: /Displayport/
File: DisplayPort.sch

Title: Mini DisplayPort Layout

Size: A3 Date: 2022-01-04 Rev: 1.00

KiCad E.D.A. kicad (5.1.10)-1 Id: 2/20



SD 3.0



Author: Chance Reimer SCH: APT-KRIA-FMC

#### ApotheoTech LLC

Sheet: /Micro\_SD/ File: Micro\_SD.sch

|  | SD |  |  |
|--|----|--|--|
|  |    |  |  |
|  |    |  |  |

| Size: A4     | Date: 2022-01-04 | Rev: 1.00 |
|--------------|------------------|-----------|
| KiCad E.D.A. | kicad (5.1.10)-1 | ld: 4/20  |





# Kria System Power



Author: Chance Reimer
SCH: APT-KRIA-FMC
ApotheoTech LLC
Sheet: /System Power Kria/
File: Power\_Kria.sch

Title: System Power for Kria SOM
Size: A2 Date: 2022-01-04 Rev: 1.00
KiCad E.D.A. kicad (5.1.10)-1 Id: 7/20

# **ALL MIPI CONNECTORS**

MIPI CSI-2 Connectors



Mipi PCB guidelines on Page 203/347 of UG 583



Author: Chance Reimer
SCH: APT-KRIA-FMC

ApotheoTech LLC
Sheet: /MIPI\_Conn/
File: MIPI\_Conn.sch

Title: MIPI\_DSI and CSI-2 Connectors

 Title: MIP1 DSI and CSI-2 Connectors

 Size: A4
 Date: 2022-01-04
 Rev: 1.00

 KiCad E.D.A. kicad (5.1.10)-1
 Id: 8/20

# PIC18LF47K42-I/MV Reset for Kria Carrier

PIC18LF47K42-I/MV Reset Pinout



# CORTEX JTAG/SWD (10 pin mini)



Refer to ICD4/PICkit 4 Target Adapter Board Cortex JTAG/SWD (10 pin mini) which this is based off of

Refering to sheet 8/9 for Curiosity HPC for a reference pinout (RB7 for data, RB6 for clock)

# CC\_PL Voltage Changes



Note  $CC_P^*$ \_PGOOD is 5V high (when high  $CC_P^*$ \_PGOOD\_LS is low (inverse relationship with  $CC_PL_GOOD$ )

#### Voltage Level Conversion

- \* SD reset is 3.3V nominal, no change

  \* Raspberry Pi Resets are 3.3V nominal, no change

  \* Use 1.8V from PS voltage supply for reference voltage conversion

  \* USB reset is 1.8V nominal,



# Decoupling Caps

#### Reset Button



#### PS POR B



Pull up, DIR high is translation from A to B Want POR\_B to be controlled by carrier card, it is held in reset until PS side is good Refer to p age 24 of UG1089 Once CC\_PS is good, check the PS\_POR\_B

to reset all PS reliant domains

Author: Chance Reimer SCH: APT-KRIA-FMC

ApotheoTech LLC

Sheet: /Kria\_Reset/ File: Kria\_Reset.sch

Title: IGLOO nano Reset for Kria Carrier

# WatchDog Timer, EEPROM, and Power LED Signals



Title: WatchDog, EEPROM, Power LED

# Kria SOM240-1 GTR, HPIO Banks 66, MIO banks, HDIO bank 45

Remember Chance, We are the Carrier on this design C2M -> RX for Kria module M2C -> TX for Kria module

Note, to support MIPI pin standard, VCCO must be 1.2V (Page 143, UG571)



SOM 5VO Decoupling

# Kria PS Power

#### PS 3V3



4A output for PS 3V3 for DisplayPort

#### PS 1V8



Pull Up Resistor for CC\_PS\_PGOOD



Author: Chance Reimer SCH: APT-KRIA-FMC

#### ApotheoTech LLC

Sheet: /PS Power/ File: PS\_Power.sch

#### Title: PS Power for Kria SOM

| Size: A4        | Date: 2022-01-04 | Rev: 1.00 |  |
|-----------------|------------------|-----------|--|
| KiCad E.D.A. ki | cad (5.1.10)-1   | ld: 12/20 |  |



CC\_PL\_PGOOD



Title: PL Power Kria

# FRAMOS PixelMate(TM) Connector - SLVS-EC



| Decoupling Caps                     |
|-------------------------------------|
| C254                                |
| Pull up Resistors                   |
| HPC06_N_SLVS_EC_RST_0D  R217 10K 1% |

Sheet: /FRAMOS PixelMate(TM) Connector - SLVS-EC/

File: SLVS-EC\_FRAMOS.sch

Title: FRAMOS PixelMate(TM) Connector - SLVS-EC

Date: 2022-01-04 Rev: 1.00 KiCad E.D.A. kicad (5.1.10)-1 ld: 14/20

# Buttons, Shutdown, and Mode switch

# FWUEN BUTTON S2 B3U-1000P 1 K A 2 C258 0.1uF 25V

#### SHUTDOWN



#### MODE SWITCH

Read Page 30 UG1091, MODE pins are tied to 1.8V on SOM, Switches will leave the pins floating, and ground them when turned "on"



NOTE: PRODUCTION SOMS ARE SHIPPED WITH NO CONTENT ON QSPI
THUS BSP MUST BE USED WITH A SINGLE BOOT DEVICE!
(Source: https://xilinx-wiki.atlassian.net/wiki/spaces/A/pages/1641152513/Kria+K26+SOM#SD-Card-Images)
Go to Petalinux board support Packages Table

Note Boot Mode in UG1091 references UG1283, and UG1283 describes how to create boot image for EITHER QSPI or SD CARD. Must use Mode pins to select which device to boot from

Note Boot Mode from Mode Pins We are Interested in boot\_mode <= 4'b0, (JTAG) boot\_mode <= 4'b0101 (QSPI 32bit) boot\_mode <= 4'b0101(MI0[51:43])

> Author: Chance Reimer SCH: APT-KRIA-FMC

ApotheoTech LLC

Sheet: /Buttons\_Shutdown\_MODE/ File: Buttons\_Shutdown\_MODE.sch

Title: Buttons, Mode pins, Shutdown

 Size: A4
 Date: 2022-01-04
 Rev: 1.00

 KiCad E.D.A. kicad (5.1.10)-1
 Id: 15/20

# Barometer and IMU





Author: Chance Reimer SCH: APT-KRIA-FMC

#### ApotheoTech LLC

Sheet: /Baro\_IMU/ File: Baro\_IMU.sch

| 1 | П | it | 16 |  |
|---|---|----|----|--|
|   | ш | ľ  | ιc |  |

| Size: A4       | Date: 2022-01-04 | Rev: 1.00 |
|----------------|------------------|-----------|
| KiCad E.D.A. I | icad (5.1.10)-1  | ld: 16/20 |

# **FMC POWER**

# FMC VADJ (1.2, 1.5, 1.8V)



#### FMC\_3V3



# Decoupling Caps FMC



#### FMC\_12V



Author: Chance Reimer SCH: APT-KRIA-FMC

#### ApotheoTech LLC

Sheet: /FMC\_PWR/ File: FMC\_PWR.sch

Title: FMC Power (VADJ, 3.3V, and 12V filt)

# Clocking for Kria/Camera MCLK/SYSCLK



|                            | Author: Chance Reimer                      |           |  |  |
|----------------------------|--------------------------------------------|-----------|--|--|
|                            | SCH: APT-KRIA-FMC                          |           |  |  |
|                            | ApotheoTech LLC                            |           |  |  |
|                            | Sheet: /Clocks_All/<br>File: PS_Clocks.sch |           |  |  |
| Title: Clocking PS and GTH |                                            |           |  |  |
|                            | Size: A2 Date: 2022-01-04                  | Rev: 1.00 |  |  |
|                            | KiCad E.D.A. kicad (5.1.10)-1              | ld: 18/20 |  |  |

# **FMC Connector**

Modified HPC connection



















# Kria SOM240-2 GTH, HPIO Banks 65, 64, and HDIO Bank 43, 44

Remember Chance, We are the Carrier on this design C2M -> RX for Kria module M2C -> TX for Kria module



Author: Chance Reimer
SCH: APT-KRIA-FMC

ApotheoTech LLC

Sheet: /SOM240\_2/
File: SOM240\_2.sch

Title: SOM240\_2 Kria Connector (GTH and Banks 65, 64, and 43)

Size: A3 Date: 2022-01-04 Rev: 1.00

KiCad E.D.A. kicad (5.1.10)-1 Id: 20/20