#### INTERMEDIATE REPRESENTATIONS

· GRAPHICAL

· LINEAR - HADDRESS CODE (1AC)

· HYBRID (BASIC BLOCKS)

CONTROL-FLOW GRAPH (CFG)

EXPRESSION DAGS
STATIC SINGLE ASSIGNMENT FORM
(SSA)



USE THE I.R. DURING SYNTHESIS AS THE REFERENCE FORM OF THE PROGRAM (THE SOURCE IS NOT CONSULTED)

MOST PHASES USE AN I.R. MANY COMPILERS USE MORE THAN ONE.

### ABSTRACTION LEVEL OF AN I.R. CAN BE LOW OR HIGH. (OR ANYTHING INBETWEEN)

B[][] with 4-byte elements & subelements

both subscripts running from 1 to 10, and we
wish to represent the array reference B[i][j]



low-level linear r = load B B= i-1 13= 13 ×4 14=1,+13 r= lood r4 16=J-1 17=16×4 L8 = 12+13

#### HIGH-LEVEL LINEAR

examples:

HIGH-LEVEL

ALIAS ANALYSIS.

LOW-LEVEL

LOOP INVARIANT EXPRESSIONS.



LOW-LEVEL TREE

#### IRS: NAMING OF VALUES

$$t_1 = b$$
 $t_2 = 2xt_1$ 
 $t_3 = a$ 
 $t_4 = t_3 - t_2$ 

$$t_1=b$$
 $t_1=2*t_1$ 
 $t_2=a$ 
 $t_1=t_2-t_1$ 
(re-use names)

# GRAPHICAL IRS O AST high level Towlevel

· Expression DAG



. CONTROL-FLOW GRAPHS



- CALL GRAPHS

A graph of which subroutines

call which other subroutines.

## DEPENDENCE GRAPHS which statements depend on values of which other statements



#### LINEAR IRS

- · mostly resemble assembly code for some abstract machine.
- · control-flow modelled after real machine-jumps & branches-
- (1) one-address: stack machines smalltalk, java, scala compiles to IAC
- machine with destructive operations (2) two-address: (+ two operands & overwrite one of them with the result). to=to\*ti
- (3) three-address: machine has most operations with 2 operand and a seperate place for the result.

t3= t2\*t1