| What does a fully associative cache store?              | How does the CPU locate an item in a fully associative cache? |
|---------------------------------------------------------|---------------------------------------------------------------|
| $What \ is \ temporal \ locality?$                      | What is spatial locality?                                     |
| What are the three common cache replacement algorithms? | Explain the write-through cache write strategy.               |
| Explain the copy-back cache write strategy.             | Why does a direct mapped cache usually use static $RAM$ ?     |

Hardware compares the input address with all stored addresses (in parallel) Addresses and their corresponding data If we get a match we have a hit If no match we must go to main memory 1 The principle that if you use an address once, you are The principle that if you use an address once, you also likely to use addresses nearby e.g. arrays may use it again soon e.g. loops Least Recently Used (LRU) Whenever a write is done to the cache, the write is Round Robin also done to main memory Random6 5

It is a lot faster than dynamic RAM

When a cache line is replaced, if the dirty bit is set,

the modified value is written to main memory

| How many transistors do DRAM and SRAM use per bit?      | Briefly explain what a set associative cache consists of. |
|---------------------------------------------------------|-----------------------------------------------------------|
| What is the advantage of using a set associative cache? | What two control bits are usually used in cache entries?  |
| Explain what a compulsory cache miss is?                | Explain what a capacity cache miss is?                    |
| Explain what a conflict cache miss is?                  | What are the two types of virtualisation?                 |



process under a control layer of software, e.g. JVM).

the cache. If the cache was fully associative, then

misses due to this wouldn't occur.

| What are the three main advantages of virtualisation? | A hypervisor runs in mode, and can run virtual machines in a mode, having for when the guest OS does something that requires |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| What happens when you start a VM?                     | When is it best to stop a VM?                                                                                                |
| What is retained when a VM is stopped/paused? $21$    | What operations can we do on a VM?                                                                                           |
| What are the two phases in live migration?            | What are the three main categories of permanent storage media?                                                               |



Write (not too) Many Read Many

| What are the three terms used to quantify hard drive performance characteristics?                  | What is the seek time?                            |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------|
| What is the search time?                                                                           | What is the transfer rate?                        |
| Give the equation for disk access time.                                                            | How can we work out the search time from the RPM? |
| What happens if the OS wants to read a file that is split over multiple sectors on the hard drive? | What does RAID stand for? $32$                    |



| RAID0 has a transfer rate and a redundancy because data is over multiple disks.                   | RAID1 has a transfer rate and a redundancy since data is over multiple disks. |
|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| We can use such as and to provide redundancy using RAID.                                          | Define $RAID2,3,4,5,6$ .                                                      |
| What is the transistor used in SSD's?                                                             | What is wear-levelling?                                                       |
| RAID lets us break the concept of by mapping them onto using  The actual details of storage are . | What is a $SAN$ ?                                                             |



away.

| is a volume aware filesystem. It protects against losing files, running out of space, corruption of data etc by being very flexible and having lots of and implementing, simple , self and, sumchecking and more.  41 | Explain each stage of a 5 stage pipeline  | 42 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----|
| Briefly explain what pipelining is                                                                                                                                                                                    | $What \ is \ a \ control \ hazard?$       | 44 |
| What are two ways of dealing with control hazards?                                                                                                                                                                    | Briefly explain what branch prediction is | 46 |
| What is used to implement branch prediction and what does it do?                                                                                                                                                      | What is a data hazard?                    | 48 |

IF - Fetch instruction from memory
ID - Decode instruction; select registers
EX - Perform an operation or calculate an address
MEM - Access an operand in memory
WB - Write to registers

ZFS is a volume aware filesystem. It protects against losing files, running out of space, corruption of data etc by being very flexible and having lots of ECC and implementing copy-on-write, simple rollback and recovery, wear leveling, self checking and healing, sumchecking and more.

42

If we have a branch at the ID stage, then the fetched instruction at the IF stage will have to be ignored all the way down the pipeline, wasting one full cycle and causing a bubble.

Where we get all the components of the CPU working at the same time, with buffers that are flushed every clock cycle inbetween each stage, so that we can overlap the execution of instructions to increase overall clock speed.

43

If we can remember what address a branch directed us to fetch next from what it did when we executed that branch previously, then we can pre-emptively load that instruction in the IF stage instead of fetching the instruction at the PC.

Pipeline bubbling (abort instructions that are incorrect) and branch prediction (guess what way to branch).

46

A data dependency between instructions. This is where we execute instructions that depend on each other in parallel or close together and the correct data might not be in the right place (e.g. registers).

A branch target buffer which maps the virtual address of one branch instruction onto the virtual address of the instruction that is branched to

48

44

47

| How can we mitigate Data Hazards effects?         | What is forwarding?                                                  |
|---------------------------------------------------|----------------------------------------------------------------------|
| How can we exploit instruction level parallelism? | What does VLIW stand for?                                            |
| How can we implement an out of order processor?   | For pipelines with multiple execution flows, each flow is known as a |
| : long wait before finishing execution.           | : the required resource (i.e., Functional Unit) is not available.    |



| What is scoreboarding?                                                                                                                                                                                                                                         | (read-after-write): Instruction A depends on the output of a previous instruction B.                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| (write-after-read): Instruction A writes in the input of a previous instruction B. We need to ensure B reads the correct value instead of that generated by A.                                                                                                 | (write-after-write): Instruction  A and B write in the same register. We need to ensure that the register keeps the value of the later instruction. |
| : Decode instructions, check for structural hazards. Checks for WAW. : Wait until no data hazards, then read operands. Checks for RAW : Operate on operands. : Finish execution and write results. Checks for WAR.  The four stages of the Scoreboard pipeline | : implicit register renaming by buffering source operands.                                                                                          |
| In the context of Tomasulo, what is register renaming?                                                                                                                                                                                                         | What's a Common Data Bus and how does it differ<br>to a normal one?                                                                                 |

True dependency (read-after-write): Instruction A depends on the output of a previous instruction B.

Scoreboarding is a method for dynamically scheduling a pipeline so that the instructions can execute out of order when there are no conflicts and the hardware is available.

In a scoreboard, the data dependencies of every instruction are logged. Instructions are released only when the scoreboard determines that there are no conflicts with previously issued and incomplete instructions.

58

57

Output Dependency (write-after-write): Instruction A and B write in the same register. We need to ensure that the register keeps the value of the later instruction.

Anti-dependency (write-after-read): Instruction A writes in the input of a previous instruction B. We need to ensure B reads the correct value instead of that generated by A.

60

59

Reservation stations: implicit register renaming by buffering source operands.

 $Issue:\ Decode\ instructions,\ check\ for\ structural$ 

hazards. Checks for WAW.

Read operands: Wait until no data hazards, then read

operands. Checks for RAW Execution: Operate on operands.

Write Result: Finish execution and write results.

Checks for WAR.

The four stages of the Scoreboard pipeline

62

61

64 bits of data + 4 bits of Functional Unit address.

Functional units broadcast their result.

Reservation stations take the operand if it matches
any input Functional Unit.

Register bank takes the operand if it matches the
Functional Unit writing the result.

The concept of renaming a register to eliminate WAR & WAW hazards.

Can be done by a compiler, but Tomasulo does it transparently in hardware (by the **Reservation**Stations).

| The first stage of the Tomasulo algorithm is  It gets the instruction from the FP Op Queue.  If the reservation station is free (i.e. no  ), issue instruction and read operands.  Otherwise, | The second stage of the Tomasulo algorithm is  When both source operands are ready then execute; if not ready, watch for results. |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 65                                                                                                                                                                                            | 66                                                                                                                                |
| The third (and final) stage of the Tomasulo algorithm is                                                                                                                                      | What are the benefits of Out of Order Processors?                                                                                 |
| What are the limitations of Out of Order Processors?                                                                                                                                          | Name some stuff that the operating system must load<br>and store on a context switch.                                             |
| How is a multi-threaded processor most commonly presented to the operating system?                                                                                                            | What are the three types of hardware multithreading?                                                                              |

The second stage of the Tomasulo algorithm is Execute.

When both source operands are ready then execute; if not ready, watch Common Data bus for results.

The first stage of the Tomasulo algorithm is Issue. It gets the instruction from the FP Op Queue. If the reservation station is free (i.e. no structural hazard), issue instruction and read operands.

Otherwise, stall the pipeline.

66

Accelerates the execution of programs.

More efficient design by increasing the utilisation of processor resources.

The third (and final) stage of the Tomasulo algorithm is Write back.

Write on Common Data Bus to all awaiting units; free reservation station.

68

- · Process ID
- · Program Counter
- · Stack Pointer
- $\cdot \quad General\ registers$
- · Memory management information
- · Open file list (and positions)
- · Network connections

More complex design.

Expensive in terms of area power.

Non precise interrupts.

70 69

- · Coarse grain
- · Fine grain
- · Simultaneous MultiThreading (SMT)

As a processor with multiple cores (even though only one multithreaded core may be in the processor).

71

72

| Briefly describe coarse grain multithreading.            | What extras does coarse grain multithreading require<br>from the processor? |
|----------------------------------------------------------|-----------------------------------------------------------------------------|
| What can a context switch do to the cache?               | Briefly describe fine grained multithreading.                               |
| Briefly describe SMT.                                    | What are the motivations that are driving us towards<br>multi core systems? |
| What do different cores on a processor <b>not</b> share? | What is (my definition <sup><math>TM</math></sup> of) consistency?          |

You don't need to change much in the processor, just make it abort instructions after a cache miss and have it store (and later load) the state of the thread.

The processor switches threads (a context switch) whenever an expensive operation is started (such as a memory load).

74

73

This involves interleaving the instructions of several threads. When memory is accessed, instructions from other threads will be executed to ensure stalls are brief. The aim is to reduce the cost of switching CPU threads to almost nothing.

A context switch can trash the cache since the new thread may access different regions of memory and therefore all the memory reads will be misses. New values will be loaded into the cache which will destroy its previous data.

76

75

- · So many transistors per unit area, cooling is a massive issue
- Small transistors have unpredictable characteristics
- · Architecture of processors is becoming too complex to reason about
- · Exponentially more complex hardware gives sublinear performance gains
- · Have multiple but more simple cores instead

We have instructions from multiple threads in the pipeline at the same time. This requires significant hardware overhead, but gives you more freedom for instruction scheduling (since instructions in different threads are rarely interdependent so you can interleave them).

78

77

The programmer's view of the system. For example, they expect that if a memory location is updated in one thread, then the change will be visible across all threads, not just the threads that are running on the core that has the new value in its L1D cache.

An L1 cache (split into data and instruction caches) and sometimes an L2 cache. They also have their own registers obviously

| What are the three special instructions used to guarantee out of order processors maintain consistency? | What is transactional memory?                                                                                                     |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| What are the two most simple snooping protocols?                                                        | Describe 'Write update' (the snooping protocol).                                                                                  |
| Describe 'Write invalidate' (the snooping protocol).                                                    | Why is write invalidate better than write update for<br>things like loops or writes to different words of the<br>same cache line? |
| What does MESI stand for?                                                                               | What is a directory based protocol with reference to multi core systems?                                                          |

can read and write to it however you like, but when A barrier makes threads wait until they have you're finished, you have to commit, when your all reached the barrier. transaction is checked for conflicts and rolled back if it A lock makes sure that only one thread endoes conflict. ters a critical section of the program at a time (atomic access). Requires hardware support. 82 81 When a core writes a value to memory, the value is updated in its L1 cache, the cache then broadcasts the Write update and write invalidate. address on the bus, and the snooping caches update their copy. 84 83 If a value is being frequently updated, then write When a core writes a value to memory, the value is invalidate needs to happen once, but write update updated in its L1 cache, but sends a write invalidate needs to happen on every update, which wastes power message to the other caches which then invalidate the and can saturate the bus. updated cache line in their copies. 86 85

88

Memory that supports transactions (yeah, duh). You

A protocol where there is a directory that holds information on what each L1 cache holds. This lets

cores talk on a P2P basis rather than all using one bus.

Modified, Exclusive, Shared, Invalid.

A fence makes sure each memory access before the fence is complete before a new one is

| What are the concerns about a NoC (Network on a<br>Chip)? | Buses are at any one time and are controlled by a that divides its use into  You can in one and in a future one. |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| $Name\ five\ NoC\ architectures.$                         | Describe the three types of NoC routing.                                                                         |
| What are the two types of packet switching in NoC's?      |                                                                                                                  |

Buses are single usage at any one time and are controlled by a clock that divides its use into time slots. You can send in one slot and receive in a future one.

- $\cdot$  Bandwidth
- · Latency
- $\cdot \quad \textit{Fault tolerance} \\$
- $\cdot$  Area
- · Power dissipation

90 89

Minimal Always select the shortest path to-

 $wards\ the\ destination$ 

Oblivious Take a fixed path every time (really

simple!)

Adaptive Take the least congested route, com-

plex though and uses lots of power so

its rarely used.

 $\cdot$  Crossbar

 $\cdot$  Ring

 $\cdot$  Tree

 $\cdot \quad \textit{Fat Tree}$ 

Mesh

92

Store and forward (wait for all flits before sending) and wormhole (send flits as soon as the head flit arrives).