| What does a fully associative cache store?              | How does the CPU locate an item in a fully associative cache? |
|---------------------------------------------------------|---------------------------------------------------------------|
| $What \ is \ temporal \ locality?$                      | What is spatial locality? $4$                                 |
| What are the three common cache replacement algorithms? | Explain the write-through cache write strategy.               |
| Explain the copy-back cache write strategy.             | Why does a direct mapped cache usually use static $RAM$ ?     |

Hardware compares the input address with all stored addresses (in parallel) Addresses and their corresponding data If we get a match we have a hit If no match we must go to main memory 1 The principle that if you use an address once, you are The principle that if you use an address once, you also likely to use addresses nearby e.g. arrays may use it again soon e.g. loops Least Recently Used (LRU) Whenever a write is done to the cache, the write is Round Robin also done to main memory Random6 5

It is a lot faster than dynamic RAM

When a cache line is replaced, if the dirty bit is set,

the modified value is written to main memory

|                                                         | T                                                         |
|---------------------------------------------------------|-----------------------------------------------------------|
| How many transistors do DRAM and SRAM use per bit?      | Briefly explain what a set associative cache consists of. |
| What is the advantage of using a set associative cache? | What two control bits are usually used in cache entries?  |
| Explain what a compulsory cache miss is?                | Explain what a capacity cache miss is?  14                |
| Explain what a conflict cache miss is?                  |                                                           |



In a direct mapped or set associative cache, there is competition between memory locations for places in the cache. If the cache was fully associative, then misses due to this wouldnt occur.