# Chapter 10: Finite State Machines

Time is a critical parameter in an embedded system. In this chapter, we will further develop SysTick as a means to control time in our embedded system. We will activate the phase-lock-loop (PLL) for two reasons. First, by selecting the bus frequency we can tradeoff power for speed. Second, by creating a bus clock based on an external crystal, system time will be very accurate. An effective development process will be to separate what the system does from how it works. This abstraction will be illustrated during the design of finite state machines (FSM). All embedded systems have inputs and outputs, but FSMs have states. We will embody knowledge, "what we know" or "where we've been", by being in a state. A traffic light and vending machine will be implemented using FSMs. Finally, we will introduce stepper motors and show how to use a FSM to control the motors.

### **Learning Objectives:**

- Learn how to activate the PLL so the microcontroller has an accurate time base
- Use SysTick to produce accurate time delays
- Learn how to organize data on the computer using structures
- Develop a design strategy for building Finite State Machines
- Explain how stepper motors work using two motors to make an autonomous robot



Video 10.0. SysTick for precise delays and FSMs

# 10.1. Phase-Lock-Loop



Video 10.1. The Phase Lock Loop (PLL)

Normally, the execution speed of a microcontroller is determined by an external crystal. The Stellaris® EK-LM4F120XL and EK-TM4C123GXL boards have a 16 MHz crystal. Most microcontrollers include a phase-lock-loop (PLL) that allows the software to adjust the execution speed of the computer. Typically, the choice of frequency involves the tradeoff between software execution speed and electrical power. In other words, slowing down the bus clock will require less power to operate and generate less heat. Speeding up the bus clock obviously allows for more calculations per second, at the cost of requiring more power to operate and generating more heat.

The default bus speed for the LM4F/TM4C internal oscillator is 16 MHz ±1%. The internal oscillator is significantly less precise than the crystal, but it requires less power and does not need an external crystal. The TExaS real-board grader has been turning on the PLL, and in this section we will explain how it work. If we wish to have accurate control of time, we will activate the external crystal (called the main oscillator) use the PLL to select the desired bus speed.

There are two ways to activate the PLL. We could call a library function, or we could access the clock registers directly. In general, using library functions creates a better design because the solution will be more stable (less bugs) and will be more portable (easier to switch microcontrollers). However, the objective of the class is to present microcontroller fundamentals. Showing the direct access does illustrate some concepts of the PLL.

An external crystal is attached to the LM4F/TM4C microcontroller, as shown in Figure 10.1. Table 10.1 shows the clock registers used to define what speed the processor operates. The output of the main oscillator (Main Osc) is a clock at the same frequency as the crystal. By setting the OSCSRC bits to 0, the multiplexer control will select the main oscillator as the clock source.

The main oscillator for the LM4F/TM4C LaunchPad will be 16 MHz. This means the reference clock (Ref Clk) input to the phase/frequency detector will be 16 MHz. For a 16 MHz crystal, we set the XTAL bits to 10101 (see Table 10.1), In this way, a 400 MHz output of the voltage controlled oscillator (VCO) will yield a 16 MHz clock at the other input of the phase/frequency detector. If the 400 MHz clock is too slow, the **up** signal will add to the charge pump, increasing the input to the VCO, leading to an increase in the 400 MHz frequency. If the 400 MHz clock is too fast, **down** signal will subtract from the charge pump, decreasing the input to the VCO, leading to a decrease in the 400 MHz frequency. Because the reference clock is stable, the feedback loop in the PLL will drive the output to a stable 400 MHz frequency.



Figure 10.1. Block diagram of the main clock tree on the LM4F/TM4C including the PLL.

|            |                          | XTA | I.        | Crv          | stal Freq (M      | Hz)    |         | XTAL.       | Cryst    | al Freq (MHz)                              |  |
|------------|--------------------------|-----|-----------|--------------|-------------------|--------|---------|-------------|----------|--------------------------------------------|--|
|            |                          | 0x0 |           |              | erved             |        |         | 0x10        | 10.0     |                                            |  |
|            | 0x1                      |     |           | Reserved     |                   |        |         | 0x11 12.0 N |          | MHz                                        |  |
|            |                          | 0x2 |           | Res          | erved             |        |         | 0x12        | 12.28    | 8 MHz                                      |  |
|            | 0x3                      |     |           | Reserved     |                   |        |         | 0x13        | 13.56    | 13.56 MHz                                  |  |
|            | 0x4                      |     |           | 3.579545 MHz |                   |        |         | 0x14        | 14.31    | 14.31818 MHz                               |  |
|            | 0x5                      |     |           | 3.6864 MHz   |                   |        |         | 0x15        | 16.0 MHz |                                            |  |
|            | 0x6                      |     |           | 4 MHz        |                   |        |         | 0x16        | 16.38    | 16.384 MHz                                 |  |
|            | 0x7                      |     |           | 4.096 MHz    |                   |        |         | 0x17        | 18.0     | 18.0 MHz                                   |  |
|            | 0x8                      |     |           | 4.9152 MHz   |                   |        |         | 0x18        | 20.0     | 20.0 MHz                                   |  |
|            | 0x9                      |     |           | 5 MHz        |                   |        |         | 0x19 24.0   |          | MHz                                        |  |
|            |                          | 0xA |           |              | 5.12 MHz          |        |         | 0x1A        | 25.0     | MHz                                        |  |
|            | 0xB<br>0xC<br>0xD<br>0xE |     | 6.14      |              | MHz (reset value) |        |         | 0x1B        | Rese     | ved                                        |  |
|            |                          |     |           |              | 14 MHz            |        |         | 0x1C        | Rese     | ved                                        |  |
|            |                          |     |           |              | 728 MHz           |        |         | 0x1D        | Reser    | ved                                        |  |
|            |                          |     |           | 8 M          |                   |        | L       | 0x1E        | Resei    | ved                                        |  |
|            | 0xF                      |     | 8.192 MHz |              |                   |        |         | 0x1F        | Reser    | ved                                        |  |
|            |                          |     |           |              |                   |        |         |             |          |                                            |  |
| Address    | 26-                      |     | 22        |              | 13                | 11     | ╄       | 10-6        | 5-4      | Name                                       |  |
| \$400FE060 | SYSDIV                   |     | USESYSDIV |              | PWRDN             | BYPASS | $\perp$ | XTAL        | OSCSRC   | SYSCTL_RCC_R                               |  |
| \$400FE050 |                          |     |           |              |                   |        | 1       | PLLRIS      |          | SYSCTL_RIS_R                               |  |
|            |                          |     |           |              |                   |        | _       |             |          | _                                          |  |
|            | 31                       |     | 30        |              | 28-22             | 13     | +       | 11          | 6-4      | <del>                               </del> |  |
| \$400FE070 | USER                     | CC2 | DIV40     | JU .         | SYSDIV2           | PWRDN2 | B       | YPASS2      | OSCSRC2  | SYSCTL_RCC2_R                              |  |

Table 10.1. Main clock registers (RCC2 in LM4F/TM4C only).

Program 10.1 shows the steps 0 to 6 to activate the LM4F123/TM4C123 Launchpad with a 16 MHz main oscillator to run at 80 MHz. (1) Use RCC2 because it provides for more options. 1) Frogram 10.1 snows the steps 0 to 6 to activate the LM4F1251 IM4L1252 Jaunchpad with a 16 MHz main oscillator to run at 60 MHz. 0) Use RCC2 because it provides for more options. 1) The first step is to set BYPASS2 (bit 11), At this point the PLL is bypassed and there is no system clock divider. 2) The second step is to specify the crystal frequency in the four XTAL bits using the code in Table 10.1. The OSCSRC2 bits are cleared to select the main oscillator as the oscillator clock source. 3) The third step is to clear PWRDN2 (bit 13) to activate the PLL. 4) The fourth step is to configure and enable the clock divider using the 7-bit SYSDIV2 field. If the 7-bit SYSDIV2 is n, then the clock will be divided by n+1. To get the desired 80 MHz from the 400 MHz PLL, we need to divide by 5. So, we place a 4 into the SYSDIV2 field. 5) The fifth step is to wait for the PLL to stabilize by waiting for PLLRIS (bit 6) in the SYSCTL\_RIS\_R to become high. 6) The last step is to connect the PLL by clearing the BYPASS2 bit. To modify this program to operate on other microcontrollers, you will need to change the crystal frequences with the parties place of the control of the PLL with the program of the PLL with the program of the parties of the part frequency and the system clock divider.

Checkpoint 10.1: How would you change Program 10.1 if your microcontroller had an 8 MHz crystal and you wish to run at 50 MHz?

```
void PLL_Init(void){
   // 0) Use RCC2
SYSCTL_RCC2_R |= 0x80000000;
                                                                                                               // USERCC2
     SYSCTL_RCC2_R |= 0x80000000; // USERCC2
// 1) bypass PLL while initializing
SYSCTL_RCC2_R |= 0x00000800; // BYPASS2, PLL bypass
// 2) select the crystal value and oscillator source
SYSCTL_RCC_R = (SYSCTL_RCC_R &-0x00000070) // clear XTAL field, bits 10-6
+ 0x00000540; // 10101, configure for 16 MHz crystal
SYSCTL_RCC2_R &- 0x00000070; // configure for main oscillator source
// 3) activate PLL by clearing PWRDN
SYSCTL_RCC2_R &- 0x00002000;
// 4) set the desired system divider
SYSCTL_RCC2_R |= 0x400000000; // use 400 MHz PLL
SYSCTL_RCC2_R |= 0x400000000; // use 400 MHz PLL
```

Program 10.1. Activate the LM4F/TM4C with a 16 MHz crystal to run at 80 MHz (PLL\_xxx.zip).

We can make a first order estimate of the relationship between work done in the software and electrical power required to run the system. There are two factors involved in the performance of software: efficiency of the software and the number of instructions being executed per second

Software Work = algorithm \* instructions/sec

In other words, if we want to improve software performance we can write better software or increase the rate at which we execute instructions. Recall that the compiler converts our C software into Cortex M machine code, so the efficiency of the compiler will also affect this relationship. Furthermore, most compilers have optimization settings that allow you to make your software run faster at the expense of using more memory. On the Cortex M, most instructions execute in 1 or 2 bus cycles. See section 3.3 in CortexM4\_TRM\_r0p1.pdf for more details. In CMOS logic, most of the electrical power required to run the system occurs in making signal rise from 0 to 1, or fall from 1 to 0. It takes some power to run independent of frequency. Simplifying things greatly, we see a simple and linear relationship between bus frequency and electrical power. Let m be the slope of this linear

Power =  $m * f_{Bus}$ 

Some of the factors that affect the slope m are operating voltage and fundamental behavior of how the CMOS transistors are designed. If we approximate the Cortex M processor as being able to execute one instruction every two bus cycles, we can combine the above two equations to see the speed-power tradeoff.

Software Work = algorithm \* 1/2 f<sub>Bus</sub> = algorithm \* 1/2 Power/m

**Observation:** To save power, we slow down the bus frequency removing as much of the wasted bus cycles while still performing all of the required tasks.

For battery-powered systems the consumed power is a critical factor. For these systems we need to measure power. Since there are so many factors that determine power, the data sheets for the devices will only be approximate. Since power equals voltage times current, and we know the voltage (in our case 3.3V), we need to measure supply current. Figure 10.2 shows a current sense amplifier that can measure current to a Target system. We made a special printed circuit board placing a fixed resistor (R1=1 ohm in this circuit) between the 3.3V supply and the target system. The voltage across R1 is a linear function of the current to the target. The current sense amplifier (LT1187) amplifies this signal and the output of the amplifier is measured by an analog to digital converter.



Figure 10.2. A current sense amplifier can be used to measure instantaneous current to the target. The blue trace shows the current path from supply to target.

Figure 10.3 shows a current measurement for a battery-powered system. In sleep mode all the clocks are turned off and the current drops to less than 1 µA. Just like the TM4C123 the software has control over which I/O devices are active. You can see from the data, the I/O devices are turned on one at a time (sample from ADC, transmit using RF, and receive using RF). The total energy needed to collect one measurement on this system can be found by multiplying current\*voltage\*time, where current and time are measured in Figure 10.3. In this calculation, assume we take on measurement every hour (sleeps for 1 hour, wakes up samples, transmits, receives, and then goes back to sleep).

(14mA\*0.005s+31mA\*0.007s+21mA\*0.0046s+0.001mA\*3600s)\*3.3V/hr = 0.0013J/hr

A 3.3V battery with 100mA-hr has 0.33J of energy. This battery will run the system for 0.33J/0.0013J/hr = 25 hours



Figure 10.3. Instantaneous current measured on a battery powered system.

Observation: Being able to dynamically control bus frequency and I/O devices is important for low-power design.

## 10.2. Accurate Time Delays using SysTick



Video 10.2. SysTick for Accurate Delays

The accuracy of SysTick depends on the accuracy of the clock. We use the PLL to derive a bus clock based on the 16 MHz crystal, the time measured or generated using SysTick will be very accurate. More specifically, the accuracy of the NX5032GA crystal on the LaunchPad board is ±50 parts per million (PPM), which translates to 0.005%, which is about ±5 seconds per day. One could spend more money on the crystal and improve the accuracy by a factor of 10. Not only are crystals accurate, they are stable. The NX5032GA crystal will vary only ±150 PPM as temperature varies from -40 to +150 °C. Crystals are more stable than they are accurate, typically varying by less than 5 PPM per year.

Program 10.2 shows a simple function to implement time delays based on SysTick. The **RELOAD** register is set to the number of bus cycles one wishes to wait. If the PLL function of Program 10.1 has been executed, then the units of this delay will be 12.5 ns. Writing to **CURRENT** will clear the counter and will clear the count flag (bit 16) of the **CTRL** register. After SysTick has been decremented **delay** times, the count flag will be set and the **while** loop will terminate. Since SysTick is only 24 bits, the maximum time one can wait with **SysTick\_Wait** is 2<sup>24</sup>\*12.5ns, which is about 200 ms. To provide for longer delays, the function **SysTick\_Wait10ms** calls the function **SysTick\_Wait** repeatedly. Notice that 800,000\*12.5ns is 10ms.

```
}
// The delay parameter is in units of the 80 MHz core clock. (12.5 ns)
void SysTick Wait(unsigned long delay){
NVIC_ST_RELOAD_R = delay-1; // number of counts to wait
NVIC_ST_CURRENT_R = 0; // any value written to CURRENT clears
while((NVIC_ST_CTRL_R&0x00010000)==0){ // wait for count flag
1
}
// 800000*12.5ns equals 10ms
void SysTick_Wait10ms(unsigned long delay){
  unsigned long i;
  for(i=0; icdelay; i++){
   SysTick_Wait(800000); // wait 10ms
       }
3
```

Program 10.2. Use of SysTick to delay for a specified amount of time (SysTick\_Wait\_xxx.zip).

Checkpoint 10.2 : What is the longest time one could wait using SysTick\_Wait10ms?

### 10.3. Structures



Video 10.3. Structs in C

A structure has elements with different types and/or precisions. In C, we use struct to define a structure. The const modifier causes the structure to be allocated in ROM. Without the **const**, the C compiler will place the structure in RAM, allowing it to be dynamically changed. If the structure were to contain an ASCII string of variable length, then we must allocate space to handle its maximum size. In this first example, the structure will be allocated in RAM so no **const** is included. The following code defines a structure with three elements. We give separate names to each element. In this example the elements are Xpos Ypos Score. The typedef command creates a new data type based on the structure, but no memory is allocated.

```
struct player{
unsigned char Xpos;
unsigned char Ypos;
unsigned short Score;
                                                      // first element
// second element
// third element
};
typedef struct player playerType;
```

We can allocate a variable called **Sprite** of this type, which will occupy four bytes in RAM:

playerType Sprite;

We can access the individual elements of this variable using the syntax name.element. After these three lines are executed we have the data structure as shown in Figure 10.4 (assuming the variable occupies the four bytes starting at 0x2000.0250.

```
Sprite.Xpos = 10;
Sprite.Ypos = 20;
Sprite.Score = 12000;
```

| 0x2000 <b>.</b> 0250 | 10   |   |
|----------------------|------|---|
| 0x2000.0251          | 20   |   |
| 0x2000.0252          | 1200 | 0 |

Figure 10.4. A structure collects elements of different sizes and/or types into one object.

We can also have an array of structures. We define structure array in a similar way as other arrays

```
playerType Ships[10];
unsigned long i;
```

While we are accessing an array, we must make sure the index is valid. In this case, the variable i must be between 0 and 9. We can read and write the individual fields using the syntax combining array access and structure access.

```
Ships[i].Xpos = 10;
Ships[i].Ypos = 20;
Ships[i].Score = 12000;
```

The C function in Program 10.3 takes a player, moves it to location 50,50 and adds one point. For example, we execute MoveCenter(6); to move the 7th ship to location 50,50 and increase its score.

```
// move to center and add to score
void MoveCenter(unsigned long i){
  Ships[i].Xpos = 50;
Ships[i].Ypos = 50;
if(Ships[i].Score < 65535){
Ships[i].Score++;
```

Program 10.3. A function that accesses a structure.

Observation: Most C compilers will align 16-bit elements within structures to an even address and will align 32-bit elements to a word-aligned

Without the const, the C compiler will place the structure in RAM, allowing it to be dynamically changed. If the structure resides in RAM, then the system will have to initialize the data structure explicitly by executing software. If the structure is in ROM, we must initialize it at compile time. The next section shows examples of ROM-based structures.

### 10.4. Finite State Machines with Indexed Structures

Software abstraction allows us to define a complex problem with a set of basic abstract principles. If we can construct our software system using these abstract building blocks, then we have a better understanding of both the problem and its solution. This is because we can separate what we are doing (policies) from the details of how we are getting it done (mechanisms). This separation also makes it easier to optimize. Abstraction provides for a proof of correct function and simplifies both extensions and customization. The abstraction presented in this section is the Finite State Machine (FSM). The abstract principles of FSM development are the inputs, outputs, stated, and state transitions. The FSM state graph defines the time-dependent relationship between its inputs and outputs. If we can take a complex problem and map it into a FSM model, then we can solve it with simple FSM software tools. Our FSM software implementation will be easy to understand, debug, and modify. Other examples of software abstraction include Proportional Integral Derivative digital controllers, fuzzy logic digital controllers, neural networks, and linear systems of the model. In our case, once we prove our software correctly solves one FSM, then we can make changes to the state graph and be confident that our software solution correctly implements the new

A Finite State Machine (FSM) is an abstraction that describes the solution to a problem very much like an Algorithm. Unlike an algorithm which gives a sequence of steps that need to be followed to realize the solution to a problem, a FSM describes the system (the solution being a realization of the system's behavior) as a machine that changes states in reaction to inputs and produces appropriate outputs. Many systems in engineering can be described using an FSM. First let's define what are the essential elements that constitute an FSM. A Finite Statement Machine can be described by these five essential elements:

- 1. A finite set of states that you can find the system in. One of these states has to be identified as the initial state
- 2. A finite set of external inputs to the system
- 3. A finite set of external outputs that the system generates
- 4. An explicit specification of all state transitions. That is, for every state, what happens (as in, which state will the system transition to) when you are in that state and a specific input occurs?
- 5. An explicit specification of how the outputs are determined. That is, when does a specific output get generated?

A representation of a system's behavior involves describing all five of these essential elements. Elements 4 and 5 are visually described using a State Transition Graph. We can also state 4 and 5

- Element 4: The next state that the system goes into is a function of the input received and the current state. i.e.,
  - NextState = f(Input, CurrentState)
- Element 5: The output that the system generates is a function of only the current state. i.e.,
  - Output = a(CurrentState)

A State Transition Graph (STG) has nodes and edges, where the nodes relate to the states of the FSM and the edges represent the transitions from one state to another when a particular input is received. Edges are accordingly labeled with the input that caused the transition. The output can also be captured in the Graph. Note that a FSM where the output is only dependent on the current state and not the input is called a Moore FSM. FSMs where the output is dependent on both the current state and the input are called Mealy FSMs i.e.,

We note that some systems lend themselves better to a Mealy description while others are more naturally expressed as Moore machines. However, both machine descriptions are equivalent in that any system that can be described using a Mealy machine can also be expressed equivalently as a Moore machine and vice versa. See Figure 10.5



Video 10.4. Introduction to FSMs

The FSM controller employs a well-defined model or framework with which we solve our problem. STG will be specified using either a linked or table data structure. An important aspect of this method is to create a 1-1 mapping from the STG into the data structure. The three advantages of this abstraction are 1) it can be faster to develop because many of the building blocks preexist; 2) it is easier to debug (prove correct) because it separates conceptual issues from implementation; and 3) it is easier to change.

When designing a FSM, we begin by defining what constitutes a state. In a simple system like a single intersection traffic light, a state might be defined as the pattern of lights (i.e., which lights are on and which are off). In a more sophisticated traffic controller, what it means to be in a state might also include information about traffic volume at this and other adjacent intersections. The next step is to make a list of the various states in which the system might exist. As in all designs, we add outputs so the system can affect the external environment, and inputs so the system can collect information about its environment or receive commands as needed. The execution of a Moore FSM repeats this sequence over and over

- 1. Perform output, which depends on the current state
- 2. Wait a prescribed amount of time (optional)
- 3. Input
- 4. Go to next state, which depends on the input and the current state

The execution of a Mealy FSM repeats this sequence over and over

- 1. Wait a prescribed amount of time (optional)
- 2. Input
- 3. Perform output, which depends on the input and the current state
- 4. Go to next state, which depends on the input and the current state

There are other possible execution sequences. Therefore, it is important to document the sequence before the state graph is drawn. The high-level behavior of the system is defined by the state graph. The states are drawn as circles. Descriptive states names help explain what the machine is doing. Arrows are drawn from one state to another, and labeled with the input value causing that state transition.



Figure 10.5. The output in a Moore depends just on the state. In a Mealy the output depends on state and input.

Observation: If the machine is such that a specific output value is necessary "to be a state", then a Moore implementation will be more

Observation: If the machine is such that no specific output value is necessary "to be a state", but rather the output is required to transition the machine from one state to the next, then a Mealy implementation will be more appropriate.

A linked structure consists of multiple identically-structured nodes. Each node of the linked structure defines one state. One or more of the entries in the node is a link to other nodes. In an mbedded system, we usually use statically-allocated fixed-size linked structures, which are defined at compile time and exist throughout the life of the software. In a simple embedded system the state graph is fixed, so we can store the linked data structure in nonvolatile memory. For complex systems where the control functions change dynamically (e.g., the state graph itself varies over time), we could implement dynamically-allocated linked structures, which are constructed at run time and number of nodes can grow and shrink in time. We will use a table

structure to define the state graph, which consists of contiguous multiple identically-structured elements. Each element of the table defines one state. One or more of the entries is an index to other elements. The index is essentially a link to another state. An important factor when implementing FSMs is that there should be a clear and one-to-one mapping between the FSM state graph and the data structure, I.e., there should be one element of the structure for each state. If each state has four arrows, then each node of the linked structure should have four links.

The outputs of Moore FSM are only a function of the current state. In contrast, the outputs are a function of both the input and the current state in a Mealy FSM. Often, in a Moore FSM, the specific output pattern defines what it means to be in the current state. In the following videos we take a simplistic system where we wish to detect if a input stream has a odd number of 1s so far. It does not lend itself to an easy implementation because we do not have a notion of how long a bit has to persist for it to be inferred as the same bit as opposed to a new bit. It serves though as a simple example. The later examples are more rigorously specified and therefore lend themselves to proper implementations.



Video 10 4a Odd 1's Detector FSM - Linked Data



Video 10.4b. Odd 1's Detector FSM - FSM Controller

Example 10.1. Design a traffic light controller for the intersection of two equally busy one-way streets. The goal is to maximize traffic flow, minimize waiting time at a red light, and avoid

Solution: The intersection has two one-ways roads with the same amount of traffic: North and East, as shown in Figure 10.6. Controlling traffic is a good example because we all know what is supposed to happen at the intersection of two busy one-way streets. We begin the design defining what constitutes a state. In this system, a state describes which road has authority to cross the intersection. The basic idea, of course, is to prevent southbound cars to enter the intersection at the same time as westbound cars. In this system, the light pattern defines which road has right of way over the other. Since an output pattern to the lights is necessary to remain in a state, we will solve this system with a Moore FSM. It will have two inputs (car sensors on North and East roads) and six outputs (one for each light in the traffic signal.) The six traffic lights are interfaced to Port B bits 5–0, and the two sensors are connected to Port E bits 1–0,

PE1=0, PE0=0 means no cars exist on either road

PE1=0, PE0=1 means there are cars on the East road

PE1=1, PE0=0 means there are cars on the North road PE1=1, PE0=1 means there are cars on both roads

The next step in designing the FSM is to create some states. Again, the Moore implementation was chosen because the output pattern (which lights are on) defines which state we are in. Each state is given a symbolic name:

goN PB5-0=100001 makes it green on North and red on East PB5-0=100010 makes it yellow on North and red on East waitN, PB5-0 = 001100 makes it red on North and green on East goE, waitE, PB5-0 = 010100 makes it red on North and yellow on East



Figure 10.6. Traffic light interface with two sensors and 6 lights.

The output pattern for each state is drawn inside the state circle. The time to wait for each state is also included. How the machine operates will be dictated by the input-dependent state transitions. We create decision rules defining what to do for each possible input and for each state. For this design we can list heuristics describing how the traffic light is to operate:

If no cars are coming, stay in a green state, but which one doesn't matter. To change from green to red, implement a yellow light of exactly 5 seconds. Green lights will last at least 30 seconds.

If cars are only coming in one direction, move to and stay green in that direction.

If cars are coming in both directions, cycle through all four states

Before we draw the state graph, we need to decide on the sequence of operations.

- 1. Initialize timer and direction registers
- 2. Specify initial state
- 3. Perform FSM controller
  - a) Output to traffic lights, which depends on the state
  - b) Delay, which depends on the state
  - c) Input from sensors
  - d) Change states, which depends on the state and the input

We implement the heuristics by defining the state transitions, as illustrated in Figure 10.7. Instead of using a graph to define the finite state machine, we could have used a table, as shown in Table 10.2.



Figure 10.7. Graphical form of a Moore FSM that implements a traffic light.

A **state transition table** has exactly the same information as the state transition graph, but in tabular form. The first column specifies the state number, which we will number sequentially from 0. Each state has a descriptive name. The "Lights" column defines the output patterns for six traffic lights. The "Time" column is the time to wait with this output. The last four columns will be the next states for each possible input pattern.

#### NumName Lights TimeIn=0 In=1 In=2 In=3 goN 10000130 goN waitN goN waitN 0 waitN 100010 5 goE goE goE aoE goE 001100 30 goE goE waitE waitE waitE 010100 5 goN goN goN goΝ Table 10.2. Tabular form of a Moore FSM that implements a traffic light.

The next step is to map the FSM graph onto a data structure that can be stored in ROM. Program 10.4 uses an array of structures, where each state is an element of the array, and state transitions are defined as indices to other nodes. The four **Next** parameters define the input-dependent state transitions. The wait times are defined in the software as decimal numbers with units of 10ms, giving a range of 10 ms to about 10 minutes. Using good labels makes the program easier to understand, in other words **goN** is more descriptive than **0**.

The main program begins by specifying the Port E bits 1 and 0 to be inputs and Port B bits 5–0 to be outputs. The initial state is defined as **goN**. The main loop of our controller first outputs the desired light pattern to the six LEDs, waits for the specified amount of time, reads the sensor inputs from Port E, and then switches to the next state depending on the input data. The timer functions were presented earlier as Program 10.2. The function **SysTick\_Wait10ms** will wait 10ms times the parameter. Bit-specific addressing will facilitate friendly access to Ports B and E. **SENSOR** accesses PE1–PE0, and **LIGHT** accesses PB5–PB0.







Video 10.5b. Traffic Light FSM

In order to make it easier to understand, which will simplify verification and modification, we have made a 1-to-1 correspondence between the state graph in Figure 10.7 and the FSM[4] data structure in Program 10.4. Notice also how this implementation separates the civil engineering policies (the data structure specifies what the machine does), from the computer engineering mechanisms (the executing software specifies how it is done.) Once we have proven the executing software to be operational, we can modify the policies and be confident that the mechanisms will still work. When an accident occurs, we can blame the civil engineer that designed the state graph.

On microcontrollers that have flash, we can place the FSM data structure in flash. This allows us to make minor modifications to the finite state machine (add/delete states, change

input/output values) by changing the data structure. In this way small modifications/upgrades/options to the finite state machine can be made by reprogramming the flash reusing the hardware external to the microcontroller.

The FSM approach makes it easy to change. To change the wait time for a state, we simply change the value in the data structure. To add more states (e.g., put a red/red state after each yellow state, which will reduce accidents caused by bad drivers running the yellow light), we simply increase the size of the fsm[] structure and define the Out, Time, and Next fields for these new states.

To add more output signals (e.g., walk and left turn lights), we simply increase the precision of the **Out** field. To add two more input lines (e.g., wait button, left turn car sensor), we increase the size of the next field to **Next[16]**. Because now there are four input lines, there are 16 possible combinations, where each input possibility requires a **Next** value specifying where to go if this combination occurs. In this simple scheme, the size of the **Next[]** field will be 2 raised to the power of the number of input signals.

Checkpoint 10.3: Why is it good to use labels for the states? E.g., why is goN is better than 0.

Observation: In order to make the FSM respond quicker, we could implement a time delay function that returns immediately if an alarm condition occurs. If no alarm exists, it waits the specified delay.

Example 10.2. Design vending machine with two outputs (soda, change) and two inputs (dime, nickel).

Solution: This vending machine example illustrates additional flexibility that we can build into our FSM implementations. In particular, rather than simple digital inputs, we will create an Solution: This vending machine example illustrates additional flexibility that we can build into our FSM implementations. In particular, rather than simple digital inputs, we will create an input function that returns the current values of the inputs. Similarly, rather than simple digital outputs, we will implement general functions for each state. We could have solved this particular vending machine using the approach in the previous example, but this approach provides an alternative mechanism when the input and/or output operations become complex. Our simple vending machine has two coin sensors, one for dimes and one for nickels, see Figure 10.8. When a coin falls through a slot in the front of the machine, light from the QEB1134 sensor reflects off the coin and is recognized back at the sensor. An op amp (OPA2350) creates adjustal high at the Port B input whenever a coin is reflecting light. So as the coin passes the sensor, a pulse (V2) is created. The two coin sensors will be inputs to the FSM. If the digital input is high (1), this means there is a coin currently falling through the slot. When a coin is inserted into the machine, the sensor goes high, then low. Because of the nature of vending machines we will assume there cannot be both a nickel and a dime at the same time. This means the FSM input can be 0, 1, or 2. To implement the soda and change dispensers, we will interface two solenoids to Port E. The coil current of the solenoids is less than 40 mA, so we can use the 7406 open collector driver. If the software makes PEO high, waits 10ms, then makes PEO low, one soda will be dispensed. If the software makes PE1 high, waits 10ms, then makes PE1 low, one nickel will be returned will be returned.



Figure 10.8. A vending machine interfaced to a microcontroller.

We need to decide on the sequence of operations before we draw the state graph.

1) Initialize timer and directions registers

- 2) Specify initial state3) Perform FSM controller
  - a) Call an output function, which depends on the state

  - b) Delay, which depends on the state
    c) Call an input function to get the status of the coin sensors
    d) Change states, which depends on the state and the input.

Figure 10.9 shows the Moore FSM that implements the vending machine. A soda costs 15 cents, and the machine accepts nickels (5 cents) and dimes (10 cents). We have an input sensor to detect nickels (bit 0) and an input sensor to detect dimes (bit 1.) We choose the wait time in each state to be 20ms, which smaller than the time it takes the coin to pass by the sensor. Waiting in each state will debounce the sensor, preventing multiple counting of a single event. Notice that we wait in all states, because the sensor may bounce both on touch and release. Each state also has a function to execute. The function **Soda** will trigger the Port E output so that a soda is dispensed. Similarly, the function **Change** will trigger the Port E output so that a nickel is returned. The **M** states refer to the amount of collected money. When we are in a **W** state, we have collected that much money, but we're still waiting for the last coin to pass the sensor. For example, we start with no money in state M0. If we insert a dime, the input will go 102, and our state machine will jump to state W10. We will stay in state W10 until the dime passes by the coin sensor. In particular when the input goes to 00, then we go to state M10. If we insert a second dime, the input will go 102, and our state machine will jump to state W20. Again, we will stay in state W20 until this dime passes. When the input goes to 00, then we go to state M20. Now we call the function change and jump to state M15. Lastly, we call the function Soda and jump back to state MO



Figure 10.9. This Moore FSM implements a vending machine.

Since this is a layered system, we will begin by designing the low-level input/output functions that handle the operation of the sensors and solenoid, see Program 10.5. The bit-specific addressing **COINS** provides friendly access to PB1 and PB0, **CHANGE** provides friendly access to PE1, and **SODA** provides friendly access to PE0. The initialization specifies Port B bits 1 and 0 to be input and the Port E bits 1 and 0 to be outputs. The PLL and SysTick are also initialized.

The initial state is defined as MO. Our controller software first calls the function for this state, waits for the specified amount of time, reads the sensor inputs from Port B, then switches to the next state depending on the input data. Notice again the 1-to-1 correspondence between the state graph in Figure 10.9 and the data structure in Program 10.6.

# **Interactive Tool 10.1**

 $A \ simulation \ of \ a \ Vending \ machine \ dispensing \ soda \ with \ the \ corresponding \ FSM \ state \ changes$ 





# 10.5. Stepper motors

A motor can be evaluated in terms of its maximum speed (RPM), its torque (N-m), and the efficiency in which it translates electrical power into mechanical power. Sometimes however, we wish to use a motor to control the rotational position ( $\theta$ =motor shaft angle) rather than to control the rotational speed ( $\omega$ = $d\theta/dt$ ). Stepper motors are used in applications where precise positioning is more important than high RPM, high torque, or high efficiency. Stepper motors are very popular for microcontroller-based embedded systems because of their inherent digital interface. This next video shows a stepper motor controlled by a FSM. The first button makes it spin one way, the second button makes it spin the other way, and the third button makes it step just once. If both the first two buttons are pressed it wiggles back and forth.



Video 10.6. A Simple Stepper Motor

Larger motors provide more torque, but require more current. It is easy for a computer to control both the position and velocity of a stepper motor in an open-loop fashion. Although the cost of a stepper motor is typically higher than an equivalent DC permanent magnetic field motor, the overall system cost is reduced because stepper motors may not require feedback sensors. They are used in printers to move paper and print heads, tapes/disks to position read/write heads, and high-precision robots.

A bipolar stepper motor has two coils on the stator (the frame of the motor), labeled A and B in Figure 10.10. Typically, there is always current flowing through both coils. When current flows through both coils, the motor does not spin (it remains locked at that shaft angle). Stepper motors are rated in their holding torque, which is their ability to hold stationary against a rotational force (torque) when current is constantly flowing through both coils. To move a bipolar stepper, we reverse the direction of current through one (not both) of the coils, see Figure 10.10. To move it again we reverse the direction of the current be signified by up and down arrows in Figure 10.10. To make the current go up, the microcontroller outputs a binary 01 to the interface. To make the current go down, it outputs a binary 10. Since there are 2 coils, four outputs will be required (e.g., 0101<sub>2</sub> means up/up). To spin the motor, we output the sequence 0101<sub>2</sub>, 0110<sub>2</sub>, 1010<sub>2</sub>, 1001<sub>2</sub>... over and over. Each output causes the motor to rotate a fixed angle. To rotate the other direction, we reverse the sequence (0101 $_2$ , 1001 $_2$ , 1010 $_2$ , 0110 $_2$ ...).



Figure 10.10. A bipolar stepper has 2 coils, but a unipolar stepper divides those two coils into four parts.

There is a North and a South permanent magnet on the rotor (the part that spins). The amount of rotation caused by each current reversal is a fixed angle depending on the number of teeth on the permanent magnets. For example, the rotor in Figure 10.11 is drawn with one North tooth and one South tooth. If there are n teeth on the South magnet (also n teeth on the North magnet), then the stepper will move at 90/n degrees. This means there will be 4n steps per rotation. Because moving the motor involves accelerating a mass (rotational inertia) against a load friction, then the stepper will move at 90/n degrees. This means there will be 4n steps per rotation. Because moving the motor involves accelerating a mass (rotational inertia) against a load friction, after we output a value, we must wait an amount of time before we can output again. If we output too fast, the motor does not have time to respond. The speed of the motor is related to the number of steps per rotation and the time in between outputs. For information on stepper motors see the data sheets http://users.ece.utexas.edu/~valvano/Datasheets/StepperBasic.pdf http://users.ece.utexas.edu/~valvano/Datasheets/StepperDriveBasic.pdf http://users.ece.utexas.edu/~valvano/Datasheets/Stepperpflorion.pdf http://users.ece.utexas.edu/~valvano/Datasheets/Stepper.pdf http://users.ece.utexas.edu/~valvano/Datasheets/Stepper.pdf http://users.ece.utexas.edu/~valvano/Datasheets/Stepper.pdf



Figure 10.11. To rotate this stepper by  $18^{0}$ , the interface flips the direction of one of the currents.

## **Interactive Tool 10.2**

Click 'CW' or 'CCW' to step the motor clockwise and counterclockwise, respectively. Observe how different microcontroller outputs to the motor coils produce different responses from the motor. Assume that an output value of '1' to a motor coil will cause current to flow in that motor, resulting in a 'N' oriented magnetic field at that coil.





### Questions:

What is the output sequence that produces one complete counterclockwise rotation in the motor? What is the output sequence that results in one complete clockwise rotation in the motor? Identify two sets of output values in the sequence that will never occur one after the other. How can you implement a stepper motor with a finite state machine? Draw the complete state graph with all transition

The unipolar stepper motor provides for bi-directional currents by using a center tap, dividing each coil into two parts. In particular, coil **A** is split into coil **A** and **A'**, and coil **B** is split into coil **B** and **B'**. The center tap is connected to the +V power source and the four ends of the coils can be controlled with open collector drivers. Because only half of the electro-magnets are energized at one time, a unipolar stepper has less torque than an equivalent-sized bipolar stepper. However, unipolar steppers are easier to interface. For more information on interfacing stepper motors see Volume 2, Embedded Systems: Real-Time Interfacing to ARM® Cortex<sup>TM</sup>-M Microcontrollers.

Figure 10.12 shows a circular linked graph containing the output commands to control a stepper motor. This simple FSM has no inputs, four output bits and four states. There is one state for each output pattern in the usual stepper sequence 5,6,10,9... The circular FSM is used to spin the motor is a clockwise direction.



Figure 10.12. This stepper motor FSM has four states. The 4-bit outputs are given in binary.

Example 10.3. Design an autonomous robot using FSMs and stepper motors. Make the robot avoid walls.



Video 10.7. Robot Car - Problem Statement and STG

Solution: We choose a stepper motor according to the speed and torque requirements of the system. A stepper with 200 steps/rotation will provide a very smooth rotation while it spins. Just like the DC motor, we need an interface that can handle the currents required by the coils. We can use a L293 to interface either unipolar or bipolar steppers that require less than 1 A per coil. In general, the output current of a driver must be large enough to energize the stepper coils. We control the interface using an output port of the microcontroller, as shown in Figure 10.13. Motors require interface circuits, like the L293, because of the large currents required for the motor. Furthermore, most motors will require more current than the USB or LaunchPad can supply. In this system the motors are powered directly from an 8.4V battery. Motor current flows from the battery to the L293, out 1Y, across the coil of the stepper motor, into the 2Y-pin of the L293, and finally back to the battery. Notice the motor currents do not flow across the LaunchPad or in/out the USB. The circuit shows the interface of two bipolar steppers, but the unipolar stepper interface is similar except there would be a direct connection of +8.4V to the motor (see Figure 10.14). The front of the robot has two bumper switches. The 7805 regulator allows the LaunchPad to be powered from the battery.



Figure 10.13. Two bipolar stepper motors interfaced to a microcontroller  $a\overline{\text{llo}}$  with robot to move (make sure R9, R10, R25, and R29 are removed from your LaunchPad). The dark lines carry large currents. Bipolar stepper motors have 4 wires.



Figure 10.14. Two unipolar stepper motors interfaced to a microcontroller allow the robot to move. The dark lines carry large currents. Unipolar stepper motors have 5 or 6 wires.

To make the robot move forward (states 0,1,2,3) we spin both motors. To satisfy Isaac Asimov's first law of robotics "A robot may not injure a human being or, through inaction, allow a human being to come to harm", we will add two bumper switches in the front that will turn the robot if it detects an object in its path. To make the robot move backward (states S3, S2, S1, S0), we step both motors the other direction. We turn right by stepping the right motor back and the left motor forward (states S0, S7, S8, S9). We turn left by stepping the left motor back and the right motor forward (states S0, S4, S5, S6). Figure 10.15 shows the FSM to control this simple robot. This FSM has two inputs, so each state has four next states. Notice the 1-to-1 correspondence between the state graph in Figure 10.15 and the FSM[10] data structure in Program 10.7.



Figure 10.15. If the bumpers are not active (00) the both motor spin at 15 RPM, if both bumpers are active the robot backs up, if just the right bumper is active it turns left, and if just the left bumper is active, it turns right.

The main program, Program 10.7, begins by initializing all of Ports B to be an output and PE1,PE0 to be an input. There are ten states in this robot. If the bumper switch activates, it attempts

to turn away from the object. Every 20 ms the program outputs a new stepper commands to both motors. The function **SysTick\_Wait10ms()** generates an appropriate delay between outputs to the stepper. For a 200 step/rotation stepper, if we wait 20 ms between outputs, there will be 50 outputs/sec, or 3000 outputs/min, causing the stepper motor to spin at 15 RPM. When calculating speed, it is important to keep track of the units.

Speed = (1 rotation/200 steps)\*(1000 ms/s)\*(60 sec/min)\*(1 step/20 ms) = 15 RPM







Video 10.7b. Robot Car - Demo

```
// represents a State of the FSM
struct State{
                                   // PB7-4 to right motor, PB3-0 to left
  unsigned char out:
                                   // in 10ms units
   unsigned short wait:
  unsigned char next[4]; // input 0x00 means ok,
                                   //
                                               0x01 means right side bumped something,
                                                0x02 means left side bumped something,
                                   //
                                                0x03 means head-on collision (both sides bumped something)
typedef const struct State StateType;
StateType Fsm[10] = {
   {0x55, 2, {1, 4, 7, 3} }, // S0) initial state and state where bumpers are checked
  {0x55, 2, {1, 4, 7, 3} }, // S0) initial state and state where bumpers are ({0x66, 2, {2, 2, 2, 0} }, // S1) both forward [1] {0xAA, 2, {3, 3, 3, 1} }, // S2) both forward [2] {0x99, 2, {0, 0, 0, 2} }, // S3) both forward [3] {0x69, 5, {5, 5, 5, 5} }, // S4) left forward; right reverse [1] turn left {0xAA, 5, {6, 6, 6, 6} }, // S5) left forward; right reverse [2] turn left {0x96, 5, {0, 0, 0, 0} }, // S6) left forward; right reverse [3] turn left {0x96, 5, {8, 8, 8, 8} }, // S7) left reverse; right forward [1] turn right {0xAA, 5, {9, 9, 9} }, // S8) left reverse; right forward [2] turn right {0x69, 5, {0, 0, 0, 0} }, // S9) left reverse; right forward [2] turn right {0x69, 5, {0, 0, 0, 0} }, // S9) left reverse; right forward [2] turn right
   {0x69, 5, {0, 0, 0, 0} } // S9) left reverse; right forward [3] turn right
void PortB_Init(void){ volatile unsigned long delay;
   SYSCTL_RCGC2_R |= 0x02;
                                                 // 1) activate Port B
   delay = SYSCTL_RCGC2_R;
                                                 // allow time for clock to stabilize
                                                 // 2) no need to unlock PB7-0
// 3) disable analog functionality on PB7-0
   GPIO PORTB AMSEL R = 0x00:
   GPIO_PORTB_PCTL_R = 0x000000000;
                                                 // 4) configure PB7-0 as GPIO
                                                 // 5) make PB7-0 out
// 6) disable alt funct on PB7-0
   GPIO_PORTB_DIR_R = 0xFF;
   GPIO_PORTB_AFSEL_R = 0x00;
                                                 // enable 8 mA drive on PB7-0
// 7) enable digital I/O on PB7-0
   GPIO_PORTB_DR8R_R = 0xFF;
   GPIO_PORTB_DEN_R = 0xFF;
void PortE_Init(void){    volatile unsigned long delay;
                                                 // 1) activate Port E
// allow time for clock to stabilize
   SYSCTL_RCGC2_R |= 0x10;
   delay = SYSCTL_RCGC2_R;
                                                 // 2) no need to unlock PE1-0
   GPIO_PORTE_AMSEL_R &= ~0x03;
                                                 // 3) disable analog function on PE1-0
   GPIO_PORTE_PCTL_R &= ~0x000000FF;// 4) configure PE1-0 as GPIO
                                                 // 5) make PE1-0 in
   GPIO_PORTE_DIR_R &= ~0x03;
   GPIO_PORTE_AFSEL_R &= ~0x03;
                                                 // 6) disable alt funct on PE1-0
   GPIO_PORTE_DEN_R |= 0x03;
                                                 // 7) enable digital I/O on PE1-0
unsigned char cState;
                                      // current State (0 to 9)
int main(void){
   unsigned char input;
   PLL_Init();
                                                 // Program 10.1
   SysTick_Init();
                                                 // Program 10.2
   PortB_Init();
                                                 // initialize motor outputs on Port B
   PortE_Init();
                                                 // initialize sensor inputs on Port E
   cState = 0;
                                                 // initial state = 0
   while(1){
      // output based on current state
     GPIO_PORTB_DATA_R = Fsm[cState].out; // step motor
     // wait for time according to state
SysTick_Wait10ms(Fsm[cState].wait);
      // aet input
     input = GPIO_PORTE_DATA_R&0x03; // Input 0,1,2,3
      // change the state based on input and current state
     cState = Fsm[cState].next[input];
   }
}
```

Program 10.7. Stepper motor controller.

<I think we recorded a shot with the 10-channel logic analyzer showing 5 6 10 9>

Students in the edX class may purchase their own Analog Discovery logic analyzer/scope at  $\frac{\text{http://www.digilentinc.com}}{\text{http://www.digilentinc.com}}$  for \$99 plus shipping. This hardware debugging tool is not required for this class, but we love ours a lot. When purchasing the Analog Discovery identify your school as edX and your class as UT.6.01x. If you have any questions about the Analog Discovery logic analyzer/scope please contact Digilent at awong@digilentinc.com.

To illustrate how easy it is to make changes to this implementation, let's consider these three modifications. To make it spin in the other direction, we simply change pointers to sequence in the other direction. We could also add additional input pins and make it perform other commands. To make it travel at a different speed, we change the wait time.

Checkpoint 10.4: If the stepper motor were to have 36 steps per rotation, how fast would the two motors spin using Program 10.7?

Checkpoint 10.5: What would you change in Program 10.7 to make the motor spin at 30 RPM?

Checkpoint 10.6: Does the robot in the previous example satisfy Asimov's second law of robotics?

**Performance tip:** Use a DC motor for applications requiring high torque or high speed, and use a stepper motor for applications requiring accurate positioning at low speed.

Performance tip: To get high torque at low speed, use a geared DC motor (the motor spins at high speed, but the shaft spins slowly).

Reprinted with approval from Embedded Systems: Introduction to ARM Cortex-M Microcontrollers, 2014, ISBN: 978-1477508992, http://users.ece.utexas.edu/~valvano/arm/outline1.htm

http://users.ece.utexas.edu/~valvano/arm/outline1.htm
and from Embedded Systems: Real-Time Interfacing to Arm® Cortex™-M Microcontrollers, 2014, ISBN: 978-1463590154, <a href="http://users.ece.utexas.edu/~valvano/arm/outline.htm">http://users.ece.utexas.edu/~valvano/arm/outline.htm</a>

http://users.ece.utexas.edu/~valvano/arm/outline.htm

Embedded Systems - Shape the World by <u>Jonathan Valvano and Ramesh Yerraballi</u> is licensed under a <u>Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License</u>.

Based on a work at <a href="http://users.ece.utexas.edu/~valvano/arm/outline1.htm">http://users.ece.utexas.edu/~valvano/arm/outline1.htm</a>.