# Cache Coherence in gem5

Yang Fan 2021/12/24



# Cache Coherence/gem5 history

M5: "classic cache" CPU model master/slave port

GEMS: ruby network Memory system: access type



# Outline

- 1. Simple memory cache Coherence
- 2. "Classic cc" problem
- 3. Ruby
- 4. SLICC

# Simple memory cache Coherence

configs/example/fs.py --caches --cpu-type=arm\_detailed --num-cpus=2



https://www.gem5.org/documentation/general\_docs/memory\_system/

# Simple memory cache Coherence—buffer/MSHR

Cached memory reads Cached memory writes

Evicted (& dirty) cache lines

Deache is blocked:

- 1. MSHR block is full
- 2. Writeback block is full
- 3. To reach threshold

# Simple memory cache Coherence Tags & Data Block

Valid Read Write Dirty

## MSHR and Write Buffer Queues



https://www.gem5.org/documentation/general\_docs/memory\_system/

# Memory Access Ordering



# Coherent Bus Object Charps://en.wikipedia.org/wiki/File:Full\_bit\_vector\_format\_diagram.jpg



Snoop Protocol

MESI, MOSI, MOESI



## Directory-Based

https://www.gem5.org/documentation/general\_docs/memory\_system/

## Message Flow

https://www.gem5.org/documentation/general\_docs/memory\_system/gem5\_memory\_system/









State graph



## Cache Coherence in gem5

#### 课件截图(第七页)







### L1/L2 cache?



# Topology





#### 课件截图(第三页)





#### Classic

- Flexible model
- Arbitrary cache hierarchy
- Multiple replacement policies and prefetchers
- Rigid coherence protocol magic snoops
- Only cross-bar interconnect

Therefore → Not realistic for Large SoC

#### Ruby

- Detailed and extendible coherence protocols
- Flexible interconnect modeling mesh, crossbar
- Rigid cache hierarchies
- Need specific protocol per cache configuration
- No (or very limited) prefetching support
- Poor integration with latest classic features

## **SLICC**

#### Specification Language for Implementing Cache Coherence



MI\_example-cache.sm: cache controller specification

MI\_example-dir.sm: directory controller specification

MI\_example-dma.sm: dma controller specification

MI\_example-msg.sm: message type specification

```
machine(MachineType:L1Cache, "MI Example L1 Cache")
   : Sequencer * sequencer,
        CacheMemory * cacheMemory,
        int cache_response_latency = 12,
        int issue_latency = 2 {
            // Add rest of the stuff
        }
}
```

### **SLICC?**

https://www.gem5.org/documentation/general\_docs/ruby/s licc/

```
MessageBuffer requestFromCache, network="To", virtual_network="2", ordered="true";
MessageBuffer responseFromCache, network="To", virtual_network="4", ordered="true";
```

```
state_declaration(State, desc="Cache states") {
    I, AccessPermission:Invalid, desc="Not Present/Invalid";
    II, AccessPermission:Busy, desc="Not Present/Invalid, issued PUT";
    M, AccessPermission:Read_Write, desc="Modified";
    MI, AccessPermission:Busy, desc="Modified, issued PUT";
    MII, AccessPermission:Busy, desc="Modified, issued PUTX, received nack";
    IS, AccessPermission:Busy, desc="Issued request for LOAD/IFETCH";
    IM, AccessPermission:Busy, desc="Issued request for STORE/ATOMIC";
}
```

# Thanks

Yang Fan 2021/12/24

