# CSCI 2500 — Computer Organization Homework 02 (document version 1.0) — Due September 22, 2022 It's All About Performance!

- 1. List and describe three types of computers.
  - (a) Personal Computers
    - Personal computers, like its name states, is designed for an individual to use. It incorporates I/O systems such as a graphics display (output), a keyboard (input), and a mouse (input).
    - The most common type of a personal computer nowadays is a laptop, a portable personal computer that has a display, an internal keyboard, and a mouse (typically referred to as a touchpad).
    - Personal computers are able to run a variety of software and they can download many third-party apps.
  - (b) Servers
    - Servers are computers designed to be ran by multiple users. They are typically only
      accessible via network.
    - Due to their high costs, they are designed to be extremely reliable since, unlike a common crash on a PC, it may be costly to repair the damages.
    - These servers include supercomputers as well, which are designed to solve and engineer complex algorithms.
  - (c) Embedded Computers
    - Hidden components of various systems. It belongs inside of another device used to run applications or any type of software. These have low failure tolerance because such would be devastating.
    - Systems such as thermostats use embedded computers to control the actual unit.
    - Another example can be seen in electric kettles, components that make the kettle auto-shut off when the desired temperature is reached.
- 2. The seven great ideas in computer architecture are similar to ideas from other fields. Match the seven ideas from computer architecture, "Use Abstraction to Simplify Design", "Make the Common Case Fast", "Performance via Parallelism", "Performance via Pipelining", "Performance via Prediction", "Hierarchy of Memories", and "Dependability via Redundancy" to the following ideas from other fields:
  - (a) Assembly lines in automobile manufacturing

#### Performance via Pipelining

(b) Suspension bridge cables

## Dependability via Redundancy

(c) Aircraft and marine navigation systems that incorporate wind information

#### Performance via Prediction

(d) Express elevators in buildings

#### Make the Common Case Fast

(e) Library reserve desk

## Hierarchy of Memories

(f) Increasing the gate area on a CMOS transistor to decrease its switching time

#### Performance via Parallelism

(g) Building self-driving cars whose control systems partially rely on existing sensor systems already installed into the base vehicle, such as lane departure systems and smart cruise control systems

## Use Abstraction to Simplify Design

- 3. Describe the steps that transform a program written in a high-level language such as C into a representation that is directly executed by a computer processor.
  - (a) Some programmer writes a high level language program, such as C (like mentioned in the question), we can assume the programmer wrote A + B.
  - (b) The compiler, such as gcc (the one used for C) converts this high level language A + B into an assembly language, which is interpreted as **add A**, **B**.
  - (c) Then, an assembler converts that assembly language into binary machine language. Binary machine language consists of two symbols 0 and 1, which tells the program to turn on or off some specific function.
  - (d) The program is successfully executed.
- 4. Assume a color display using 8 bits for each of the primary colors (red, green, blue) per pixel and a frame size of  $1280 \times 1024$ .
  - (a) What is the minimum size in bytes of the frame buffer to store a frame?

To calculate the total number of pixels on the display We can use the following formula.

$$P(w,h) = wh$$

Where w = width, h = height

$$P(1280, 1024) = 1280(1024)$$
$$= 1310720$$

We know that 8 bits = 1 byte, and there are 3 total colors.

$$S_m = 1310720(3) = 3932160$$

The minimum size in byte of the frame buffer to store a frame is 3932160 bytes/frame

(b) How long would it take, at a minimum, for the frame to be sent over a 100 Mbit/s network?

$$100$$
Mbit =  $12.5$ Mbyte, since  $100/8 = 12.5$ 

$$\frac{3932160}{12500000} = \mathbf{0.3145728s}$$

- 5. Consider three different processors P1, P2, and P3 executing the same instruction set. P1 has a 3 GHz clock rate and a CPI of 1.5. P2 has a 2.5 GHz clock rate and a CPI of 1.0. P3 has a 4.0 GHz clock rate and has a CPI of 2.2.
  - (a) Which processor has the highest performance expressed in instructions per second?

P2 has the highest performance

$$P_2 = \frac{2.5 \times 10^9}{1.0} = 2.5 \times 10^9 I_s$$

(b) If the processors each execute a program in 10 seconds, find the number of cycles and the number of instructions.

$$CPU_t = \text{cpu time}$$
 $N_c = \text{number of cycles}$ 
 $I_c = \text{instruction count}$ 
 $C_r = \text{clock rate}$ 
 $t = \text{time}$ 
 $N_c = C_r \times t$ 

$$I_c = \frac{CPU_t \times C_r}{CPI}$$

$$N_c=3\times 10^9\times 10=3\times 10^{10}$$
 cycles  $I_c=\frac{3\times 10^9\times 10}{1.5}=2\times 10^{10}$  instructions ii. P2  $N_c=2.5\times 10^9\times 10=2.5\times 10^{10}$  cycles  $I_c=\frac{2.5\times 10^9\times 10}{1.0}=2.5\times 10^{10}$  instructions ii. P3  $N_c=4\times 10^9\times 10=4\times 10^{10}$  cycles

$$N_c = 4 \times 10^9 \times 10 = 4 \times 10^{10}$$
 cycles  $I_c = \frac{4 \times 10^9 \times 10}{2.2} = 1.82 \times 10^{10}$  instructions

(c) We are trying to reduce the execution time by 30% but this leads to an increase of 20% in the CPI. What clock rate should we have to get this time reduction?

$$execution_t = \frac{I_c \times CPI}{C_r}$$

$$execution_t * 0.7 = \frac{I_c \times CPI \times 1.2}{NC_r}$$

$$NC_r = \frac{I_c \times CPI \times 1.2}{0.7 \times execution_t} = > \text{substitute } C_r = \frac{I_c \times CPI}{execution_t}$$

$$NC_r = \frac{C_r \times 1.2}{0.7}$$

$$NC_r = 1.71 \times C_r$$

Our new clock rate should be 71% greater, or 1.71 times greater.

- 6. Consider the table given next, which tracks several performance indicators for Intel desktop processors since 2010. The "Tech" column shows the minimum feature size of each processor's fabrication process. Assume that the die size has remained relatively constant and the number of transistors that comprise each processor scales at (1/t)2, where t = the minimum feature size. For each performance indicator, calculate the average rate of improvement from 2010 to 2019, as well as the number of years required to double each at that corresponding rate.
  - (a) h
- 7. Consider two different implementations of the same instruction set architecture. The instructions can be divided into four classes according to their CPI (class A, B, C, and D). P1 with a clock rate of 2.5 GHz and CPIs of 1, 2, 3, and 3, and P2 with a clock rate of 3 GHz and CPIs of 2, 2, 2, and 2.

Given a program with a dynamic instruction count of 1.0E6 instructions divided into classes as follows: 10% class A, 20% class B, 50% class C, and 20% class D, which implementation is faster?

3

- (a) What is the global CPI for each implementation?
  - $P_1 = 1 \times 0.1 + 2 \times 0.2 + 3 \times 0.5 + 3 \times 0.2 = 2.6$
  - $P_2 = 2 \times 0.1 + 2 \times 0.2 + 2 \times 0.5 + 2 \times 0.2 = 2.0$
- (b) Find the clock cycles required in both cases.
  - $P_1 = 2.6 \times 10^6$
  - $P_2 = 2.0 \times 10^6$

$$E_t = CPI \times I_c \times C_c => C_c = \frac{1}{C_r}$$

$$E_t = CPI \times I_c \times C_r^{-1}$$

$$E_{t1} = 2.6 \times 10^6 \times (2.5 \times 10)^{-9} = 1.04 \times 10^{-3}$$

$$E_{t2} = 2.0 \times 10^6 \times (3 \times 10)^{-9} = 0.667 \times 10^{-3}$$

P2 is faster due to lower execution time of **0.667 milliseconds**.

- 8. Compilers can have a profound impact on the performance of an application. Assume that for a program, compiler A results in a dynamic instruction count of 1.0E9 and has an execution time of 1.1 s, while compiler B results in a dynamic instruction count of 1.2E9 and an execution time of 1.5 s.
  - (a) Find the average CPI for each program given that the processor has a clock cycle time of
    - $CPU_A = \frac{E_t}{I_c \times C_c} = \frac{1.1}{10^9 \times 10^{-9}} = 1.1$
    - $CPU_a = \frac{E_t}{I_c \times C_c} = \frac{1.5}{1.2 \times 10^9 \times 10^{-9}} = 1.25$
  - (b) Assume the compiled programs run on two different processors. If the execution times on the two processors are the same, how much faster is the clock of the processor running compiler A's code versus the clock of the processor running compiler B's code?
    - formula for execution time  $E_t = CPI \times C_c \times I_c$
    - from the above, we derive  $C_c = \frac{E_t}{CPI \times I_c}$
    - reciprocate clock cycle for clock rate  $C_r = \frac{CPI \times I_c}{E_4}$
    - we can assume  $E_t$  is a constant = 1, therefore we can solve with  $\frac{CPI_B \times I_{cB}}{CPI_A \times I_{cA}}$
    - difference can be calculated with  $\frac{1.25\times1.2\times10^9}{1.1\times10^9} = 1.363$
    - Compiler A is running 1.363 times faster than Compiler B
  - (c) A new compiler is developed that uses only 6.0E8 instructions and has an average CPI of 1.1. What is the speedup of using this new compiler versus using compiler A or B on the original processor?

    - compiler A:  $\frac{1.1 \times 10^9}{1.1 \times 6.0 \times 10^8} = 1.67$  compiler B:  $\frac{1.25 \times 1.2 \times 10^9}{1.1 \times 6.0 \times 10^8} = 2.27$
- 9. The Pentium 4 Prescott processor, released in 2004, had a clock rate of 3.6 GHz and voltage of 1.25 V. Assume that, on average, it consumed 10 W of static power and 90 W of dynamic

The Core i5 Ivy Bridge, released in 2012, had a clock rate of 3.4 GHz and voltage of 0.9 V. Assume that, on average, it consumed 30 W of static power and 40 W of dynamic power.

(a) For each processor find the average capacitive loads.

- For Pentium 4 Prescott:  $C = \frac{90}{1.25^2 \times 3.6 \times 10^9} = 1.6 \times 10^{-8}$  For Core i5 Ivy Bridge:  $C = \frac{40}{0.9^2 \times 3.4 \times 10^9} = 1.45 \times 10^{-8}$
- (b) Find the percentage of the total dissipated power comprised by static power and the ratio of static power to dynamic power for each technology.

  - For Pentium 4 Prescott:  $E_d = \frac{P_s}{P_s + P_d} \times 100 = \frac{10}{10 + 90} \times 100 = 10\%$  ratio:  $\frac{10}{90} = 0.11$  For Core i5 Ivy Bridge:  $E_d = \frac{P_s}{P_s + P_d} \times 100 = \frac{30}{30 + 40} \times 100 = 42.857\%$  ratio:  $\frac{30}{40} = 0.75$
- (c) If the total dissipated power is to be reduced by 10%, how much should the voltage be reduced to maintain the same leakage current? Note: power is defined as the product of voltage and current.
  - New voltage will be reduced by 10% as well.
- 10. Assume for arithmetic, load/store, and branch instructions, a processor has CPIs of 1, 12, and 5, respectively. Also assume that on a single processor a program requires the execution of 2.56E9 arithmetic instructions, 1.28E9 load/store instructions, and 256 million branch instructions. Assume that each processor has a 2 GHz clock frequency.

Assume that, as the program is parallelized to run over multiple cores, the number of arithmetic and load/store instructions per processor is divided by 0.7 x p (where p is the number of processors) but the number of branch instructions per processor remains the same.