# VLSI DESIGN FLOW: RTL TO GDS

Lecture 2
Basic Concepts of Integrated Circuit: II



Sneh Saurabh Electronics and Communications Engineering IIIT Delhi

#### Lecture Plan

#### Basic Concepts of Integrated Circuit

- Types of Integrated Circuits
- Design Styles
- Economics
- Figures of Merit





Different VLSI Design Flows

#### Different VLSI Design Flow

#### What is VLSI Design Flow?

Methodology to design an IC such that it delivers the required functionality or behavior.

#### What decides VLSI Design Flow?

- The VLSI design flows depends on the type of integrated circuits:
  - Scope of application
  - Design Styles





Types of Integrated Circuits

### Types of Integrated Circuit



# Types of Integrated Circuit

|                      | Application Specific Integrated Circuits (ASICs)                       | General Purpose Integrated Circuits                                        |
|----------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Functionality        | A chip designed to perform as a particular end system                  | A chip designed to perform as a wide range of end-system                   |
| Examples             | IC for digital camera, audio/video processor, security chip etc.       | Microprocessors, memory, FPGA                                              |
| Programmability      | Not software programmable to perform a wide variety of different tasks | Usually software programmable to perform a wide variety of different tasks |
| Volume of production | Less                                                                   | More                                                                       |



Types of Design Styles

### Types of Design Styles



#### Full-custom design

- Layout of transistors and interconnects are design specific
- Huge design effort
- Very few designs are full-custom
- Analog mixed/signal designs
- High volume products such as microprocessors (some portion)
- Merit: design can be highly optimized



#### Standard-cell based design

- Standard Cells: simple cells such as AND, NAND, flip-flop etc. that are optimally designed and modeled in a library, fixed height
- Macros: complex cells such as full-adder, multiplier, memory etc.
- Allows high degree of automation



- Rows of standard cells with interconnection in between
- Custom blocks can also be embedded in a design
- Types, locations and interconnections of standard-cells are design specific
  - > All layers have different masks for different designs

#### Gate-array based design

- Transistors are predefined on an IC in the form of a gate array
- Base cell or primitive cells: smallest element that is repeated to form a gate array
- Designer define only the interconnection between transistors:
  - > Top-most layers of the masks are design specific
- Fixed functionality of the base cell may make implementing some functions such as memory difficult or inefficient
- Some custom blocks can be embedded in the IC to obtain special functionality such as memory, micro-controller etc.



### FPGA based design



- IC hardware is fixed
- Designer obtain the desired functionality by programming
  - Programming changes the interconnections between the elements of the circuits
- FPGA consist of array of logic blocks, I/O blocks and routing channels
- Logic blocks can be programmed to perform different functions such as AND, OR, adder etc.
- FPGA boards may also have embedded microprocessors, analog components and blocks performing special functions such as DSP block
- Xilinx (AMD), Altera (Intel)

# Design Styles (Summary)

|                             | Full-custom<br>design                                                | Standard-Cell<br>based design                                                 | Gate-array based design                                       | FPGA based<br>design                      |
|-----------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------|
| Description                 | Design specific customization at the level of transistors and layout | Pre-characterized cells/macros instantiation and interconnect design specific | Transistors predefined on wafer, interconnect design specific | Programming logic blocks and interconnect |
| Design effort               | Highest                                                              | High                                                                          | Lower                                                         | Lower                                     |
| Custom Mask<br>Layers       | All                                                                  | All                                                                           | Top few layers                                                | None                                      |
| Performance,<br>Power, Area | Best                                                                 | Very Good                                                                     | Comparatively<br>Inferior                                     | Comparatively<br>Inferior                 |



### Economics of Integrated Circuits: Components

#### **Fixed Product Cost**

- Cost of designing
  - Depends on size/complexity of design
- Software tools
- Hardware
- Cost of masks
  - Depends on number of layers

#### Variable Product Cost

- Cost of wafer
- Cost of die
  - > Depends on size of die
  - > Yield

 $Total\ product\ cost\ =\ Fixed\ product\ cost\ +\ Variable\ product\ cost\ imes\ Number\ of\ Product\$ 

## Economics of Integrated Circuits: Comparison

|               | Standard-cell<br>based design                         | FPGA-based design                                   | ↑                                                                                  |
|---------------|-------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------|
| Fixed Cost    | High: designing cost, tools, mask                     | Low: tools for programming                          | Standard Cell Standard Cell Fechnology Fechnology Fechnology Foint                 |
| Variable Cost | Low: cost of die<br>(small die size,<br>higher yield) | High: cost of die<br>(large die size, low<br>yield) | Number of units —>  S. Saurabh, "Introduction to VLSI Design Flow". Cambridge Univ |

For small volume FPGA is better, for large volume standard-cell based design is better.



#### Figures of Merit (FoMs) (1)

■ How do we assess the "goodness" of an IC?

- Power, Performance, Area (PPA) measure
  - Power: sum of static and dynamic power consumed by an IC
  - ➤ Performance: maximum frequency of clock at which an IC will work
  - > Area: area of the die for an IC
- Example: (1 *W*, 2.0 *GHz*, 1 *mm*<sup>2</sup>)



#### Figures of Merit (FoMs) (2)

- Other FOMs:
  - ➤ Testability
  - ➤ Reliability
  - > Schedule
- Figures of Merit are also called Quality of Result (QoR) measure
- Improving one measure might adversely affect other measure(s)
  - Some measures might be required to be traded-off



- Mathematical optimum FoM for a given design is rarely known or achieved
- Goal of a design flow is to find one of the feasible solutions with acceptable FoM

#### References

- S. Saurabh, "Introduction to VLSI Design Flow". Cambridge: Cambridge University Press, 2023.
- M. J. S. Smith. "Application-Specific Integrated Circuits," vol. 7. Addison-Wesley Reading, MA, 1997.

