# VLSI DESIGN FLOW: RTL TO GDS

Lecture 25 Constraints I



Sneh Saurabh Electronics and Communications Engineering IIIT Delhi

### Lecture Plan

- Basics of constraints
- Clock constraints
- Input/Output constraints
- Timing exceptions



### **Constraints: Basics**

#### Constraints are:

- Requirements of a design that needs to be honoured or attempted to be honoured by the CAD tools
- Information about a design that could potentially be exploited by the CAD tools to improve the PPA of the design
- Constraints are normally specified in Synopsys Design Constraints (SDC)
- ASCII format written in Tool Command Language (TCL)

create\_clock -period 10 -waveform {5 10}
[get\_ports CLK]

set\_clock\_transition -rise 0.1 [get\_clocks CLK]

set\_clock\_uncertainty 0.2 [get\_clocks CLK]

set\_input\_delay -clock CLK 3.0 [get\_ports
INPA]

set\_output\_delay -clock CLK 3.0 [get\_ports INPA]

set\_false\_path -from [get\_ports TE]

set\_multicycle\_path -from [get\_ports mult\_out]



### Constraints: Application

- Most of the constraints are related to timing of a design (also called timing constraints)
  - > Employed by implementation tool to gather information about the expected timing behavior
  - > Employed by STA tool to verify timing



## Constraints: What is the origin?

#### Constraints are normally manually written

- Designer have the knowledge of design goals and environmental constraints
- There are certain tools for automatic constraints generation
  - > Some user intervention is always required

#### It is important to write correct constraints

- Otherwise design implementation tools can produce unexpected results
- There should be consistency between different constraints
- Constraints should be consistent with design attributes



# Constraints: Types

#### Clock signal

Attributes of a clock signal such as frequency, duty cycle, skew, uncertainty and delay

#### **Environment** under which the design operates

Attributes of external incoming signal and expected behavior of the signals produced by a design

#### Functionality of the design (informative)

 Timing exceptions (paths that are false and paths that are allowed to behave differently than traditional synchronous behavior), modes of design

#### Design rules and optimization constraints

Maximum slew at the port, maximum capacitance at a pin, and soft constraints



### **Clock Constraints: Sources**

#### Two types of clock sources

- Primary clock sources: waveform independent of other clock sources in that design
- Derived clock sources: waveform depends on other clock sources
- Master clock: clock from which we derive another clock is known as the master clock of the derived clock
  - > CS1 is the master clock source of CS2





## Primary Clock Source Definition

*create\_clock*: defines the primary clock source in a design



current\_design *MyComp* 

create\_clock -name EXT\_CLK -period 10 -waveform {0 4} [get\_ports *clk\_in*]

create\_clock -name INT\_CLK -period 10 [get\_pins CS1/clk\_g]

-waveform: time when the clock edges occur, starting from rise-edge

### Derived Clock Source Definition

*create\_generated\_clock*: define derived clock sources



create\_clock -name CLK -period 10 [get\_pins CS1/CLK]

create\_generated\_clock -name GCLK -divide\_by 2 -source [get\_pins CS1/CLK] [get\_pins CS2/GCLK]



# Attributes of Clock Signal: Latency

set\_clock\_latency: specify clock latency



create\_clock -name CLK -period 200 [get\_ports *clk\_port*] set\_clock\_latency 5 -source [get\_clocks CLK] set\_clock\_latency 10 [get\_clocks CLK]

# Attributes of Clock Signal: Uncertainty

set\_clock\_uncertainty: unpredictable deviation of the clock edges from the ideal value

Clock uncertainty can be used to model:

Jitter: temporal variation

Skew: spatial variation

Safety margins

create\_clock -name CLK -period 200 [get\_ports *clk\_port*] set\_clock\_uncertainty 15 -hold [get\_clocks CLK] set\_clock\_uncertainty 20 -setup [get\_clocks CLK]

# Attributes of Clock Signal: Transition

set\_clock\_transition: specify an estimated clock transition time

create\_clock -name CLK -period 2000 [get\_ports *clk\_port*] set\_clock\_transition 10 [get\_clocks CLK]



### References

- S. Saurabh, "Introduction to VLSI Design Flow". Cambridge: Cambridge University Press, 2023.
- Bhasker, Jayaram, and Rakesh Chadha. Static timing analysis for nanometer designs: A practical approach. Springer Science & Business Media, 2009.

