## 2019

## COMPUTER ORGANIZATION & ARCHITECTURE IT401

## TIME ALLOTTED: 3HRS

**FULL MARKS: 70** 

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable

## GROUP - A

|                    |        | GROUP – A<br>(Multiple Choice Type Questions)                                                                                                                             |                   |
|--------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| <b>1.</b> <i>A</i> | Answer | any <i>ten</i> from the following, choosing the correct alternative of each question:                                                                                     |                   |
| 1.                 | (i)    | The number of cycles required to complete n tasks in a k stage pipeline is  a) $k$ b) $n+k-1$ c) $nk+1$ d) $n-k+1$                                                        | CO No.<br>IT401.3 |
|                    | ii)    | The address of next instruction to be executed is stored in  a) Stack pointer b) General purpose register c) Program counter d) Address Latch                             | IT401.1           |
|                    | iii)   | The situation where in the data of operands are not available is called  a) Data hazard b) Stock c) Deadlock d) Structural hazard                                         | IT401.3           |
|                    | iv)    | Which of the following architectures practically does not exist?  a) MISD b) MIMD c) SISD d) SIMD                                                                         | IT401.1           |
|                    | v)     | Which of the following is not the cause of possible data hazard?  a) RAR b) RAW c) WAR d) WAW                                                                             | IT401.3           |
|                    | vi)    | The CISC stands for  a) Computer Instruction Set Compliment b) Complete Instruction Set Compliment c) Computer Indexed Set Components d) Complex Instruction set Computer | IT401.2           |

| vii)  | Each stage in pipelining should be completed within cycle. a) 1 b) 2 c) 3 d) 4                                                                               | IT401.3           |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| viii) | Associative memory is a  a) Pointer addressable memory b) Very cheap memo c) Content addressable memory d) Slow memory                                       | IT401.2           |
| ix)   | In DMA transfers, the required signals and addresses are given by the a) Processor b) Device drivers c)DMA controllers d) The program itself                 | IT401.3           |
| x)    | Cache memory works on the principle of  a) Locality of data. b) Locality of reference c) Locality of memory d) Locality of reference & memory                | IT401.2           |
| xi)   | The number failed attempts to access memory, stated in the form of fraction are called as  a) Hit rate b) Miss rate c) Failure rate d) Delay rate            | IT401.3           |
| xii)  | <ul> <li>Which is not the property of a memory module?</li> <li>a) Inclusion</li> <li>b) Consistency</li> <li>c) Capability</li> <li>d) Locality.</li> </ul> | IT401.2           |
|       | GROUP – B                                                                                                                                                    |                   |
|       | (Short Answer Type Questions)                                                                                                                                |                   |
|       | (Answer any <i>three</i> of the following) $3 \times 5 = 15$                                                                                                 |                   |
|       |                                                                                                                                                              |                   |
|       | Differentiate RISC and CISC architecture.                                                                                                                    | CO No.<br>IT401.2 |
|       | Explain Arithmetic Pipeline with an example.                                                                                                                 | IT401.3           |
|       | Discuss working principle of carry look ahead adder.                                                                                                         | IT401.1           |

2.

3.

4.

| 5.  |    | Explain Flyyn's Classification with Diagrammatic representation                                                                                                                                                                                                                                                               |         | IT401.4 |  |  |
|-----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|--|--|
| 6.  |    | Differentiate memory mapped I/O and I/O mapped I/O                                                                                                                                                                                                                                                                            |         | IT401.3 |  |  |
|     |    | GROUP – C  (Long Answer Type Questions)  (Answer any <i>three</i> of the following) $3 \times 15 = 45$                                                                                                                                                                                                                        |         | CO No.  |  |  |
| 7.  | a) | Given the following, determine size of the sub-fields (in bits) in the addresses for direct mapping, associative mapping and set associative mapping schemes: we have 256 MB main memory and 1MB cache memory. The address space of this processor is 256 MB. The block size is 128 bytes. There are 8 blocks in a cache set. |         |         |  |  |
|     | b) | State different addressing modes.                                                                                                                                                                                                                                                                                             | 8+7     | IT401.2 |  |  |
| 8.  | a) | What is paging? Discuss different Page Replacement policies.                                                                                                                                                                                                                                                                  |         | IT401.3 |  |  |
|     | b) | Explain Different types of Interrupt.                                                                                                                                                                                                                                                                                         | (2+6)+7 | IT401.2 |  |  |
| 9.  | a) | Apply the Booth's Multiplication algorithm to multiply -23 and 9.                                                                                                                                                                                                                                                             |         | IT401.2 |  |  |
|     | b) | Design a common Bus transfer unit using Multiplexer.                                                                                                                                                                                                                                                                          |         | IT401.4 |  |  |
|     | c) | Distinguish between Static RAM & Dynamic RAM                                                                                                                                                                                                                                                                                  | 8+5+2   | IT401.1 |  |  |
| 10. | a) | What is Pipeline Hazards?                                                                                                                                                                                                                                                                                                     |         | IT401.3 |  |  |
|     | b) | Illustrate different types of Control Hazards and their overcome process                                                                                                                                                                                                                                                      |         |         |  |  |
|     | c) | Design Memory Hierarchy with suitable diagram                                                                                                                                                                                                                                                                                 | 2+8+5   | IT401.4 |  |  |
| 11. | a) | Explain Handshaking Data Transfer technique                                                                                                                                                                                                                                                                                   |         | IT401.2 |  |  |
|     | b) | Design an 8x4 memory chip using 2x1 memory chips.                                                                                                                                                                                                                                                                             |         | IT401.4 |  |  |

c) Consider the following Reservation Table.

IT401.3

What are the forbidden latencies?

|   | 1 | 2           | 3               | 4                 | 5                 | 6   | 7                     | 8                     |
|---|---|-------------|-----------------|-------------------|-------------------|-----|-----------------------|-----------------------|
| S | X |             |                 |                   |                   | X   |                       | X                     |
| 1 |   |             |                 |                   |                   |     |                       |                       |
| S |   | X           |                 | X                 |                   |     |                       |                       |
| 2 |   |             |                 |                   |                   |     |                       |                       |
| S |   |             | X               |                   | X                 |     | X                     |                       |
| 3 |   |             |                 |                   |                   |     |                       |                       |
|   | 1 | S X 1 S 2 S | S X 1 S X 2 S S | S X 1 S X 2 S X X | S X X X X 2 X S X | S X | S X X X X X X 2 X X X | S X X X X X X X X X X |

What are the Permissible latencies? What is Collision Vector? Find out Latency Cycles.

5+5+5

12. Write Short Notes on *any three* 

 $3 \times 5 = 15$ 

| i)   | Memory interleaving       | IT401.2            |
|------|---------------------------|--------------------|
| ii)  | Ripple carry adder        | IT401.1            |
| iii) | Cache Coherence           | IT401.3<br>IT401.4 |
| iv)  | Dataflow Architecture     | IT401.4<br>IT401.2 |
| v)   | Hardwired Controlled unit | 11.01.2            |