### Chisel in a NutShell

Institute of Computing Technology
Chinese Academy of Sciences
(ICT, CAS)
Kaifan Wang Huaqiang Wang
2021.6

#### Outlines

- NutShell: a brief introduction
- Chisel develop experience sharing
  - Chisel in NutShell: Examples
  - Hints for Chisel beginners

### **NutShell:** a brief introduction

### **NutShell: Overview**

- Developed by 5 undergraduates in 4 months
  - Use online differential testing framework to speed up development
- Support SDRAM, SPI flash, UART[1]
- Support Linux 4.18.0 Kernel
- Support Debian 11 / Fedora 32 in simulation/FPGA environment
- SMIC 110nm
- 10mm^2
- 200mw@350MHz Typical
- TQFP100



### **NutShell: Processor Core**

- Single-issue in-order core
- Developed in Chisel
- Support RV64IMAC, Zifence, Zicsr
- Support M/S/U Mode
- 2-bit saturation counter for branch prediction



## **NutShell: Frequency**

 Only optimize TLB and compressed instruction decoder specially:

xc7z020-1-clg400

60MHz

• xczu3cg-sfvc784-1-e 200MHz

SMIC 110nm

350MHz



| wer Metho | dology           | RC Timing | ×         |                |                              |                         |             |            |             |           |   |
|-----------|------------------|-----------|-----------|----------------|------------------------------|-------------------------|-------------|------------|-------------|-----------|---|
| Q   -   5 | 1   <b>0</b>   M | Intra-0   | Clock Pat | hs - coreclk_s | ystem_top_clk_wiz_0_0 - Setu | ıp                      |             |            |             |           |   |
| Name      | Slack            | Levels    | Routes    | High Fanout    | From                         | То                      | Total Delay | <b>∨</b> 1 | Logic Delay | Net Delay | R |
| 1 Path 1  | 0.525            | 14        | 14        | 217            | system_top_i0/CLKARDCLK      | system_top_iRBWRADDR[8] |             | 15.203     | 4.945       | 10.258    |   |
| 4 Path 10 | 0.687            | 14        | 14        | 217            | system_top_i0/CLKARDCLK      | system_top_iRARDADDR[6] |             | 15.165     | 4.945       | 10.220    |   |
| 1 Path 11 | 0.687            | 14        | 14        | 217            | system_top_i0/CLKARDCLK      | system_top_iRARDADDR[6] |             | 15.165     | 4.945       | 10.220    |   |
| → Path 9  | 0.686            | 14        | 14        | 217            | system_top_i0/CLKARDCLK      | system_top_iRARDADDR[6] |             | 15.162     | 4.945       | 10.217    |   |

Vivado timing report for Pynq board

# Chisel in NutShell: Examples

- To implement RISC-V CSR:
  - Different CSRs have different read/write side effects
  - CSR addresses are not consecutive
  - Different read / write mask
- We designed MaskedRegMap abstract

```
MaskedRegMap(
reg address, reg data source (hardware),
writemask, write side effect,
readmask, read side effect
)
```

MaskedRegMap: usage

```
MaskedRegMap(
reg address, reg data source,
writemask, write side effect,
readmask, read side effect
)
```

```
//fu/CSR.scala
//实例化控制和状态寄存器
valemstatuse=RegInit(UInt(XLEN.W), "h00001800".U)
valemie=RegInit(0.U(XLEN.W))
valemedelege=RegInit(UInt(XLEN.W), 0.U)
.....
valemapping=Map(
MaskedRegMap(Mstatus, mstatus, "hfffffffffffffffff".U, mstatusUpdateSideEffect),
MaskedRegMap(Misa, misa),
MaskedRegMap(Medeleg, medeleg, "hbbff".U),

MaskedRegMap(Medeleg, medeleg, "rdata, wen, wdata)

MaskedRegMap.generate(mapping, addr, rdata, wen, wdata)
valeisIllegalAddre=MaskedRegMap.isIllegalAddr(mapping, addr)
```

Implement CSRs in NutShell

- How to implement MaskedRegMap
  - MaskedRegMap.apply()
    - generate reg setting
  - MaskedRegMap.generate()
    - use reg settings to generate real circuit

```
def apply(
   addr: Int, reg: UInt,
   wmask: UInt = WritableMask, wfn: UInt => UInt = (x => x),
   rmask: UInt = WritableMask
) = (addr, (reg, wmask, wfn, rmask))
```

- How to implement MaskedRegMap
  - MaskedRegMap.apply()
    - generate reg setting
  - MaskedRegMap.generate()
    - use reg settings to generate real circuit

```
chiselMapping.map { case (a, r, wm, w, rm) =>
  if (w != null && wm != UnwritableMask)
    when (wen && waddr === a) {
      r := w(MaskData(r, wdata, wm))
    }
}
```

```
object MaskedRegMap { // TODO: add read mask
  def Unwritable = null You, 9 months ago • chore(CSR): substitute RegMap in CSR with MaskedRegMap
  def NoSideEffect: UInt => UInt = (x=>x)
  def WritableMask = Fill(64, true.B)
  def UnwritableMask = 0.U(64.W)
  def apply(addr: Int, reg: UInt,
           wmask: UInt = WritableMask, wfn: UInt => UInt = (x => x),
    rmask: UInt = WritableMask, rfn: UInt => UInt = x=>x
           ) = (addr, (reg, wmask, wfn, rmask, rfn))
  def generate(mapping: Map[Int, (UInt, UInt, UInt => UInt, UInt => UInt)], raddr: UInt, rdata: UInt,
   waddr: UInt, wen: Bool, wdata: UInt):Unit = {
   val chiselMapping = mapping.map { case (a, (r, wm, w, rm, rfn)) => (a.U, r, wm, w, rm, rfn) }
   rdata := LookupTree(raddr, chiselMapping.map { case (a, r, wm, w, rm, rfn) => (a, rfn(r & rm)) })
   chiselMapping.map { case (a, r, wm, w, rm, rfn) =>
     if (w != null && wm != UnwritableMask) when (wen && waddr === a) { r := w(MaskData(r, wdata, wm)) }
  def isIllegalAddr(mapping: Map[Int, (UInt, UInt, UInt => UInt, UInt, UInt => UInt)], addr: UInt):Bool = {
    val illegalAddr = Wire(Bool())
    illegalAddr := LookupTreeDefault(addr, true.B, mapping.map { case (a, ) => (a.U, false.B) })
    illegalAddr
  def generate(mapping: Map[Int, (UInt, UInt, UInt => UInt, UInt, UInt => UInt)], addr: UInt, rdata: UInt,
    wen: Bool, wdata: UInt):Unit = generate(mapping, addr, rdata, addr, wen, wdata)
```

#### Reuse Code in AXI4 Device

- We designed multiple fake devices for simulation
  - MMIO fashion
  - AXI4 or AXI4Lite bus

- The logic that handles bus read and write requests can be reused
  - But how?



#### Reuse Code in AXI4 Device

- Step 1: Construct abstraction class "AXI4SlaveModule"
  - IO and AXI4 handler are implemented inside

```
val r_busy = BoolStopWatch(in.ar.fire(), in.r.fire() && rLast, startHigh
in.ar.ready := in.r.ready || !r_busy
in.r.bits.resp := AXI4Parameters.RESP_OKAY
ren := RegNext(in.ar.fire(), init=false.B) || (in.r.fire() && !rLast)
in.r.valid := BoolStopWatch(ren && (in.ar.fire() || r_busy), in.r.fire()

val w_busy = BoolStopWatch(in.aw.fire(), in.b.fire(), startHighPriority
in.aw.ready := !w_busy
in. w.ready := in.aw.valid || (w_busy)
in.b.bits.resp := AXI4Parameters.RESP_OKAY
in.b.valid := BoolStopWatch(in.w.fire() && wLast, in.b.fire(), startHighPriority
```

All fake devices are child class of this abstract class



#### Reuse Code in AXI4 Device

- Step 2: Construct AXI4 bus abstraction
  - Pass bus type as an argument

```
abstract class AXI4SlaveModule[T <: AXI4Lite](_type :T = new AXI4) extends Module {
   val io = IO(new Bundle{
      val in = Flipped(_type)
   })</pre>
```

Use pattern matching to implement differentiated functions

# Hints for Chisel beginners

## Distinguish Scala and Chisel

[marco] vs [RTL]

- Example
  - MaskedRegMap

```
chiselMapping.map { case (a, r, wm, w, rm) =>
   if (w != null && wm != UnwritableMask)
   when (wen && waddr === a) {
     r := w(MaskData(r, wdata, wm))
   }
}
Hardware
```

## Patterned Writing in Chisel

Read more! Patterned writing exists

- Finite State Machine
- Pipeline connection
- Employ useful components
  - Queue
  - Arbiter
  - BitPat
  - BoringUtils

```
when (rightOutFire) { valid := false.B }
when (left.valid && right.ready) { valid := true.B }
when (isFlush) { valid := false.B }

left.ready := right.ready
right.bits := RegEnable(left.bits, left.valid && right.ready)
right.valid := valid // && !isFlush
```

#### Care about Abstraction Level

- Verilog-like Chisel
  - Avoid line-by-line translation
- Software-like Chisel
  - Be careful about "var"

- Find a balance!
  - Keep in mind that we are describing RTL
  - On this basis, explore flexibility of high-level language

## Chisel doc for beginners

- [Chisel Bootcamp]
  - (https://github.com/freechipsproject/chisel-bootcamp)
- [Chisel Users Guide]
  - (https://github.com/freechipsproject/chisel3/wiki/Short-Users-Guideto-Chisel)
- [Chisel Cheat-Sheet]
  - (https://chisel.eecs.berkeley.edu/doc/chisel-cheatsheet3.pdf)
- [Chisel API]
  - (https://chisel.eecs.berkeley.edu/api/latest/index.html)

#### **About NutShell**

NutShell has been open sourced on GitHub



https://github.com/OSCPU/NutShell