

# Easy open-source hardware description between RTL and HLS github.com/JulianKemmerer/PipelineC

#### C Is Easy For Everyone...

Traditional hardware description languages (HDLs) like SystemVerilog and VHDL are notorious for their steep learning curves. High level synthesis (HLS) tools are also notorious for lack of precise hardware control and unexpected results. PipelineC aims to make hardware description easier for everyone from RTL designers to software minded HLS users.

The first step towards easier hardware description is a familiar, basic, C-like syntax. This makes 'simulating in your head' much easier than when reading any old HDL source file: where blocking and non-blocking assignments make combinatorial logic wiring/dataflow difficult to pull from the code (let alone any simulation-only constructs that can creep in). Instead, in PipelineC, simple C functions describe synthesizable feedforward dataflows modules.

Being based on a software language it is then natural to compile parts of PipelineC code with standard C compilers. This makes it easy for users to construct custom ultra-fast compiled-C based "simulations" during development.

#### Helpful Timing Analysis

Timing analysis and meeting operating frequency goals are some of the most difficult challenges that digital designers will face on a regular basis. So PipelineC offers the feature of running synthesis and place and route tools from various manufacturers in order to help users become familiar with device specific timing characteristics. Operator delays and paths that cannot be automatically pipelined are reported to the user.





## OSS CAD Suite





Function: BIN\_OP\_PLUS\_uint8\_t\_uint8\_t, path delay: 2.236 ns Function: BIN OP PLUS float float, path delay: 19.702 ns

#### Clock Crossings

A global variable is used as part of declaring a clock crossing. If this variable is written to and read from in the same clock domain - it is not a clock crossing: simple synchronous wires and registers are inferred. For more complex clock crossings a header file is also generated that presents clock crossings as function calls specific to the type of clock crossing occurring. Otherwise use of the global variable directly is pointed out as an invalid clock crossing.

uint8\_t the\_async\_fifo[DEPTH]; // Globally defined+visible #include "clock\_crossing/the\_async\_fifo.h" // Generated

// Try writing 1 element into fifo the\_async\_fifo\_write\_t write = the\_async\_fifo\_WRITE\_1(wr\_data, if(write.ready) // write success // Try reading 1 element from fifo the\_async\_fifo\_read\_t read = the\_async\_fifo\_READ\_1(rd\_en);

if(read.valid) // read.data valid, success

Clock rate aware+checked:

- Wires
- De/serializers
- Async/false paths

## Pure Functions = Combinatorial Logic



Pure functions exist in SystemVerilog and VHDL. However they compose differently than modules. PipelineC combines functions and modules allowing complex dataflow to be composed all using simple function call syntax.

#### Automatic Pipelining of Comb. Logic



Using the timing feedback provided to the user, the tool is then internally able to automatically pipeline regions of feedforward combinatorial logic. Auto-pipelining works for arbitrarily deep/wide chains of combinatorial logic: ex. hundreds of logic levels have been tested.

### State Machines Derived from Functions



Sequential finite state machines can be derived from C code that manually marks clock cycle locations with the clk() function. Each subroutine call location is a new submodule instance. Valid+ready handshaking is used for function entry and return signalling.

### Comb. Logic + Registers = RTL

Hardware description languages (HDLs) use processes to describe combinatorial logic and registers. A common name for designing this way is register transfer language (RTL). That is, register are inferred and the combinatorial logic transfer function determines the next state value. In PipelineC static local variables are used to declare registers, and the body of the C function describes the dataflow of the combinatorial logic transfer function.



#### Global Variables

Global variables exists as the mechanism for moving data between / outside / around the data flow of top level MAIN functions. Conceptually they are point to point links from a single instance of a function writing the variable, to potentially many instances where the variable is read. Because MAIN functions can exist in different clock domains, these variables are also use in declaring clock crossings.



## Ray Tracing Demo

"Sphery vs. Shapes" is a realtime raytraced bouncing ball game created specifically for PipelineC by Victor Suarez Rovere. There is no software, or CPU of any kind. Animation is done in a simple one frame per clock 60Hz state machine. Global wires are used to link the frame animation state to graphics rendering logic. There is no frame buffer, the 1080P 60FPS 148.5MHz "chasing the beam" pixel clock rendering takes place in a large ~480 clock auto-pipelined C function.



