# Porting Software to Hardware

with XLS/DSLX on the FoMU



# Meet the FoMu

FPGA: Lattice ICE40UP5K

LUTs: 5280

Speed: 48 MHz external oscillator

RAM: 128 kB RAM

Storage: 2 MB SPI flash

Connectivity: USB 2.0

Peripherals: 4x touchpads, 1x RGB LED

OSS Toolchain: <a href="mailto:symbiflow.github.io">symbiflow.github.io</a>

Getting Started: workshop.fomu.im





#### Blink a LED (with Software)

MicroPython

C

**CSR** 

RISC-V

**FPGA** 

SB\_RGBA\_DRV

RGB1PWM

```
import fomu
import time

LEDDPWRR = 0b0001
rgb = fomu.rgb()

while True:
    rgb.write_raw(LEDDPWRR, 255)
    time.sleep_ms(500)
    rgb.write_raw(LEDDPWRR, 0)
    time.sleep_ms(500)
```

```
Blink a LED (with Hardware)
Verilog
FPGA
SB RGBA DRV
RGB1PWM
```

```
module top (
    input clk,
    output rgb0,
    output rgb1,
    output rgb2,
   reg [24:0] counter = 0;
   always @(posedge clk) begin
      counter <= counter + 1;</pre>
   end
   SB_RGBA_DRV #(
    ) RGBA_DRIVER (
      . `GREENPWM(0),
      // blink at 2Hz
      .`REDPWM(counter[24]),
      . BLUEPWM(0),
      .RGB0(rgb0),
      .RGB1(rgb1),
      .RGB2(rgb2)
endmodule
```

# Cycle a LED (with Software)

```
fast hsv2rgb 32bit
CSR
RISC-V
FPGA
SB LEDDA IP
SB RGBA DRV
RGB0PWM RGB1PWM RGB2PWM
```

```
#define HSV_MONOCHROMATIC_TEST(s, v, r, g, b) '
   if (!(s)) {
 } while (0)
#define HSV_SEXTANT_TEST(sextant) '
   if ((sextant) > 5) {
 } while (0)
#define HSV_SWAPPTR(a, b) \
  uint8_t *tmp = (a);
   (a) = (b):
   (b) = tmp;
 } while (0)
#define HSV_POINTER_SWAP(sextant, r, g, b) \
   if ((sextant)&2) {
     HSV_SWAPPTR((r), (b));
   if ((sextant)&4) {
     HSV_SWAPPTR((g), (b));
   if (!((sextant)&6)) {
     if (!((sextant)&1)) {
       HSV_SWAPPTR((r), (g));
   } else {
     if ((sextant)&1) {
       HSV_SWAPPTR((r), (g));
 } while (0)
void fast_hsv2rgb_32bit(uint16_t h, uint8_t s, uint8_t v, uint8_t *r, uint8_t *g , uint8_t *b) {
 uint8_t sextant = h >> 8;
 HSV_SEXTANT_TEST(sextant);
 HSV_POINTER_SWAP(sextant, r, g, b);
 *g = v;
 uint16_t ww:
 ww = v * (255 - s);
 ww += 1;
 ww += ww >> 8;
 *b = ww >> 8;
 uint8_t h_fraction = h & 0xff;
 uint32_t d:
 if(!(sextant & 1)) {
   d = v * (uint32_t)((255 \ll 8) - (uint16_t)(s * (256 - h_fraction)));
   d += d >> 8:
   d += v:
   *r = d >> 16;
 } else {
   d = v * (uint32_t)((255 << 8) - (uint16_t)(s * h_fraction));
   d += d >> 8:
   *r = d >> 16:
```

# Cycle a LED (with Hardware)

```
Verilog
???
FPGA
```

```
SB_LEDDA_IP
```

```
SB RGBA DRV
```

```
RGB0PWM RGB1PWM RGB2PWM
```

```
module top (
    input clk,
    output rgb0,
    output rgb1,
    output rgb2,
   // INSERT
   SB_RGBA_DRV #(
    ) RGBA_DRIVER (
      . `GREENPWM(g),
      .`REDPWM(r),
      . `BLUEPWM(b),
      .RGB0(rgb0),
      .RGB1(rgb1),
      .RGB2(rgb2)
endmodule
```

#### Meet XLS!

- A high-level synthesis (HLS) toolchain
- Turns SWEs into HWEs
- Compiles designs to Verilog or native-speed libraries
- Provides DSL, interpreters, logical tools, auto-pipelining, ...
- google.github.io/xls



#### **DSLX**

# $fast_hsv2rgb.c \rightarrow hsv2rgb.x$

- dataflow DSL
- mimics Rust
- immutable, expression-based
- fully analyzable call graph
- arbitrary bit widths
- fixed size types
- parametric <T> functions

```
pub fn slope(h_fraction: u16, s: u8, v:u8) -> u8 {
   let sh_fraction:u32 = ((s as u16) * h_fraction) as u32);
   let u:u32 = (v as u32) * ((u32:255 << 8) - sh_fraction;</pre>
   let u:u32 = u + (u >> 8);
   let u:u32 = u + (v as u32);
  u[16:24]
pub fn hsv2rgb(h: u16, s: u8, v: u8) -> (u8, u8, u8) {
   let sextant:u8 = h[8:16];
   let sextant:u8 = if sextant > u8:5 { u8:5 } else { sextant };
   let ww:u16 = (v as u16) * ((u8:255 - s) as u16);
   let ww:u16 = ww + u16:1;
   let ww:u16 = ww + ww >> 8;
   let c:u8 = ww[8:16];
   let h_fraction:u16 = h[0:8] as u16:
   let nh_fraction:u16 = u16:256 - h_fraction;
   let u:u8 = slope(nh_fraction, s, v);
   let d:u8 = slope(h_fraction, s, v);
   if s == u8:0 \{ (v, v, v) \}
   else {
     match sextant {
       u8:0 => (v, u, c),
       u8:1 => (d, v, c),
       u8:2 \Rightarrow (c, v, u),
       u8:3 \Rightarrow (c, d, v),
       u8:4 \Rightarrow (u, c, v),
       u8:5 \Rightarrow (v, c, d),
       _ => fail!((u8:0, u8:0, u8:0)),
```

#### out pointers w/ early return → tuple tail expression

```
DSLX
                                      pub fn hsv2rgb(h: u16, s: u8, v: u8)
void fast hsv2rgb 32bit(
uint16 t h, uint8 t s, uint8 t v,
                                      -> (u8, u8, u8) {
uint8 t *r, uint8 t *g, uint8 t *b
    if (...) {
                                        (r, g, b)
      return;
    return;
```

# bit mask and shift → bit slice expressions

| С                                          | DSLX                                |
|--------------------------------------------|-------------------------------------|
| <pre>uint8_t sextant = h &gt;&gt; 8;</pre> | let sextant:u8 = h[8:16];           |
| <pre>uint8_t h_fract = h &amp; 0xff;</pre> | <pre>let h_fract:u8 = h[0:8];</pre> |
| <pre>uint8_t sextant = h &gt;&gt; 8;</pre> | let sextant:u8 = h[8:+8];           |
| <pre>uint8_t sextant = h &gt;&gt; 8;</pre> | let sextant:u8 = h[-8:];            |

# binary literal and concat

| С    | DSLX                   |
|------|------------------------|
| Oxff | u8:0b1111111           |
| Oxff | u8:0b1111_1111         |
| Oxff | u4:0b1111 ++ u4:0b1111 |

#### mut → lexically scoped let expression

```
DSLX
                                 let w:u16 = v * (u16:255 - s);
w = v * (255 - s);
w += 1;
                                 let w:u16 = w + u16:1;
W += W >> 8;
                                  let w:u16 = w + w[-8:];
w = v * (255 - s);
                                 let w:u16 = v * (u16:255 - s);
w += 1;
                                 let w':u16 = w + u16:1;
w += w >> 8;
                                 let w'':u16 = w' + w'[-8:];
uint8 t sextant = h >> 8;
                                 let sextant:u8 =
if (sextant > 5) {
                                    if h[-8:] > u8:5 { u8:5 }
 sextant = 5;
                                    else { h[-8:] };
```

# branch→ match/if exprs

| С                                                                                                                                                                                                                                                                                                                                                     | DSLX                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>if (!(s)) {   *(r) = *(g) = *(b) = (v);   return; }  //  if ((sextant) &amp; 2) {    HSV_SWAPPTR((r), (b)); }  if ((sextant) &amp; 4) {    HSV_SWAPPTR((g), (b)); }  if (!((sextant) &amp; 6)) {    if (!((sextant) &amp; 6)) {       HSV_SWAPPTR((r), (g));    } } else {    if ((sextant) &amp; 1) {       HSV_SWAPPTR((r), (g));    } }</pre> | <pre>if s == u8:0 { (v, v, v) } else {   match sextant {     u8:0 =&gt; (v, u, c),     u8:1 =&gt; (d, v, c),     u8:2 =&gt; (c, v, u),     u8:3 =&gt; (c, d, v),     u8:4 =&gt; (u, c, v),     u8:5 =&gt; (v, c, d),     _ =&gt; fail!((u8:0, u8:0, u8:0)), } }</pre> |

# **Testing**

```
- #! [test] for unittests
```

- #! [quickcheck] for property based testing
- embedded in DSLX
  - test w/ DSLX interpreter
  - test w/ XLS IR + JIT
- C++ test using XLS API
  - tested against C implementation
  - tested using verilog simulator
- formal verification using Z3

```
#![test]
fn hsv2rgb_test() {
  let _ = assert_eq(
    hsv2rgb(u16:0, u8:0, u8:0),
    (u8:0, u8:0, u8:0)
  let _ = assert_eq(
    hsv2rgb(u16:0, u8:0, u8:255),
    (u8:255, u8:255, u8:255)
  let _ = assert_eq(
    hsv2rgb(u16:300, u8:0, u8:127),
    (u8:127, u8:127, u8:127)
  let _ = assert_eq(
    hsv2rgb(u16:0, u8:255, u8:255),
    (u8:255, u8:0, u8:0)
```

#### XLS toolchain

- 1. User writes DSLX
- DSLX is compiled into XLS IR
- IR is optimized to simplify logic, remove unnecessary ops, etc.
- 4. IR is "scheduled": placed in pipeline stages
- 5. IR is lowered into RTL



### hsv2rgb.x → hsv2rgb\_opt.v workflow

```
Run tests
$ ./dslx/interpreter main hsv2rqb.x
 Convert to IR
$ ./dslx/ir converter main hsv2rgb.x > hsv2rgb.ir
# Optimize IR
$ ./tools/opt main hsv2rgb.ir > hsv2rgb opt.ir
 Generate Verilog
./tools/codegen main --generator=combinational \
                     hsv2rgb opt.ir > hsv2rgb.v
```

```
include "hsv2rgb.v"
  putting it all together
                                               module top (
                                                  input clki,
                                                  output rgb0,
// hsv2rgb_opt.v
                                                  output rgb1,
module __hsv2rgb__hsv2rgb(
                                                  output rgb2,
  input wire [15:0] h,
  input wire [7:0] s,
  input wire [7:0] v,
 output wire [23:0] out
                                                  __hsv2rgb__hsv2rgb hsv2rgb_1(
                                                    counter[15:0], s, v, rgb
                                                  wire [7:0] r = rgb[23:16];
                                                  wire [7:0] g = rgb[15:8];
                                                 wire [7:0] b = rgb[7:0];
                                               endmodule // top
endmodule
```

// top.v

<u>github.com/google/xls</u> /<u>tree/main/third\_party/xls\_colors</u>

<u>github.com/im-tomu/fomu-workshop</u>/tree/master/hdl/verilog/blink



#### Integrations

riscv simple.x hack cpu.x

- xls/public/: public C++ API w/ Python Bindings verilog flow wip: github.com/google/xls/pull/484 - xls/build rules/: bazel rules xls dslx module library xls dslx test xls dslx ir xls ir opt ir xls ir verilog - third party/: OSS ports xls machsuite (fft) xls berkeley softfloat xls go math, xls colors - xls/examples/: DSLX examples idct chen.x sobel filter.x fir filter.x sha256.x crc32.x cubic bezier.x

#### github.com/hdl/bazel rules hdl

- combine HDL output with synthesis tool
- compose well with XLS rules
- target ASIC workflow w/ theopenroadproject.org
- manufacture test chips with <u>skywater-pdk.rtfd.io</u>



#### One more thing

- iCEBreaker
- PMOD LED Panel Driver
- 64x64 P2 LED Panel
- 5V 10A Power Supply

